# Self-Protected Low Side Driver with Temperature and Current Limit 65 V, 7.0 A, Single N-Channel NCV8406A/B is a three terminal protected Low-Side Smart Discrete device. The protection features include overcurrent, overtemperature, ESD and integrated Drain-to-Gate clamping for overvoltage protection. This device offers protection and is suitable for harsh automotive environments. #### **Features** - Short Circuit Protection - Thermal Shutdown with Automatic Restart - Over Voltage Protection - Integrated Clamp for Inductive Switching - ESD Protection - dV/dt Robustness - Analog Drive Capability (Logic Level Input) - These Devices are Faster than the Rest of the NCV Devices - NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable - These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant #### **Typical Applications** - Switch a Variety of Resistive, Inductive and Capacitive Loads - Can Replace Electromechanical Relays and Discrete Circuits - Automotive / Industrial ## ON Semiconductor® #### www.onsemi.com | V <sub>DSS</sub><br>(Clamped) | R <sub>DS(on)</sub> TYP | I <sub>D</sub> TYP<br>(Limited) | |-------------------------------|-------------------------|---------------------------------| | 65 V | 210 m $\Omega$ | 7.0 A | A = Assembly Location Y = Year W, WW = Work Week 1 xxxxx = 8406A or 8406B G or = = Pb-Free Package (Note: Microdot may be in either location) #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 10 of this data sheet. ## **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted) | Rating | | Symbol | Value | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------------------------------------------------------------------------|------------------|---------| | Drain-to-Source Voltage Internally Clamped | | V <sub>DSS</sub> | 60 | Vdc | | Gate-to-Source Voltage | | V <sub>GS</sub> | ±14 | Vdc | | Drain Current | Continuous | I <sub>D</sub> | Internally | Limited | | Total Power Dissipation – SOT–223 Version @ T <sub>A</sub> = 25°C (Note 1) @ T <sub>A</sub> = 25°C (Note 2) | | P <sub>D</sub> | 1.25<br>1.81 | W | | Total Power Dissipation – DPAK Version @ T <sub>A</sub> = 25°C (Note 1) @ T <sub>A</sub> = 25°C (Note 2) | | P <sub>D</sub> | 1.31<br>2.31 | W | | Thermal Resistance - SOT-223 Version Junction-to-Soldering Point Junction-to-Ambient (Note 1) Junction-to-Ambient (Note 2) | | $egin{array}{c} R_{ hetaJS} \ R_{ hetaJA} \ R_{ hetaJA} \end{array}$ | 7.0<br>100<br>69 | °C/W | | Thermal Resistance – DPAK Version Junction-to-Soldering Point Junction-to-Ambient (Note 1) Junction-to-Ambient (Note 2) | | $egin{array}{c} R_{ heta}JS \\ R_{ heta}JA \\ R_{ heta}JA \end{array}$ | 1.0<br>95<br>54 | °C/W | | Single Pulse Inductive Load Switching Energy (Starting $T_J$ = 25°C, $V_{DD}$ = 50 Vdc, $V_{GS}$ = 5.0 Vdc, $I_L$ = 2.1 Apk, L = 50 mH, $R_G$ = 25 $\Omega$ ) | | E <sub>AS</sub> | 110 | mJ | | Load Dump Voltage (VGS = 0 and 10 V, RI = 2 $\Omega$ , RL = 7 $\Omega$ | t, t <sub>d</sub> = 400 ms) | $V_{LD}$ | 75 | V | | Operating Junction Temperature Range | | TJ | -40 to 150 | °C | | Storage Temperature Range | | T <sub>stg</sub> | -55 to 150 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Surface mounted onto minimum pad size (100 sq/mm) FR4 PCB, 1 oz cu. 2. Mounted onto 1" square pad size (700 sq/mm) FR4 PCB, 1 oz cu. Figure 1. Voltage and Current Convention ## $\textbf{MOSFET ELECTRICAL CHARACTERISTICS} \ (T_J = 25^{\circ}\text{C unless otherwise noted})$ | | Symbol | Min | Тур | Max | Unit | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------|-------------------|--------------------|-------------| | OFF CHARACTERISTICS | | 1 | I | | | .1 | | Drain-to-Source Clamped Bro<br>(V <sub>GS</sub> = 0 V, I <sub>D</sub> = 2 mA) | V <sub>(BR)DSS</sub> | 60 | 65 | 70 | V | | | Zero Gate Voltage Drain Curre<br>(V <sub>DS</sub> = 52 V, V <sub>GS</sub> = 0 V) | ent | I <sub>DSS</sub> | - | 22 | 100 | μΑ | | Gate Input Current<br>(V <sub>GS</sub> = 5.0 V, V <sub>DS</sub> = 0 V) | | I <sub>GSS</sub> | - | 30 | 100 | μΑ | | ON CHARACTERISTICS | | | | | | | | Gate Threshold Voltage ( $V_{DS} = V_{GS}, I_D = 150 \mu A$ ) Threshold Temperature Coeffi | cient | V <sub>GS(th)</sub> | 1.2<br>- | 1.66<br>4.0 | 2.0<br>_ | V<br>-mV/°C | | Static Drain-to-Source On-R ( $V_{GS}$ = 10 V, $I_D$ = 2.0 A, $T_J$ @ | | R <sub>DS(on)</sub> | - | 185 | 210 | mΩ | | Static Drain-to-Source On-R ( $V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 \text{ A}, T_J @ (V_{GS} = 5.0 \text{ V}, I_D = 2.0 A$ | 25°C) | R <sub>DS(on)</sub> | -<br>- | 210<br>445 | 240<br>520 | mΩ | | Source–Drain Forward On Vo $(I_S = 7.0 \text{ A}, V_{GS} = 0 \text{ V})$ | Itage | V <sub>SD</sub> | - | 0.9 | 1.1 | V | | SWITCHING CHARACTERIS | TICS (Note 6) | | | • | • | | | Turn-on Delay Time | $R_L = 6.6~\Omega, V_{in} = ~0~to~10~V, \ V_{DD} = 13.8~V, I_D = 2.0~A, ~10\%~V_{in}~to~10\%~I_D$ | td <sub>(on)</sub> | - | 127 | - | ns | | Turn-on Rise Time | $R_L$ = 6.6 $\Omega$ , $V_{in}$ = 0 to 10 V, $V_{DD}$ = 13.8 V, $I_D$ = 2.0 A, 10% $I_D$ to 90% $I_D$ | t <sub>rise</sub> | - | 486 | - | ns | | Turn-off Delay Time | $R_L = 6.6~\Omega,~V_{in} = ~0~to~10~V,~V_{DD} = 13.8~V,~I_D = 2.0~A,~90\%~V_{in}~to~90\%~I_D$ | td <sub>(off)</sub> | - | 1600 | - | ns | | Turn-off Fall Time | $R_L = 6.6 \ \Omega, \ V_{in} = 0 \ to \ 10 \ V, \ V_{DD} = 13.8 \ V, \ I_D = 2.0 \ A, \ 90\% \ I_D \ to \ 10\% \ I_D$ | t <sub>fall</sub> | - | 692 | - | ns | | Slew Rate ON | $R_L = 6.6 \ \Omega, \ V_{in} = 0 \ to \ 10 \ V, \ V_{DD} = 13.8 \ V, \ I_D = 2.0 \ A, \ 70\% \ to \ 50\% \ V_{DD}$ | dV <sub>DS</sub> /dT <sub>on</sub> | - | 79 | - | V/μs | | Slew Rate OFF $ \begin{array}{c} {\rm R_{L}=6.6~\Omega,V_{in}=0\;to\;10\;V,} \\ {\rm V_{DD}=13.8\;V,I_{D}=2.0\;A,50\%\;to70\%\;V_{DD}} \end{array} $ | | dV <sub>DS</sub> /dT <sub>off</sub> | - | 27 | _ | V/μs | | SELF PROTECTION CHARAC | CTERISTICS (Note 4) | | | | | | | Current Limit | $\begin{split} &V_{DS} = 10 \text{ V, } V_{GS} = 5.0 \text{ V, } T_J = 25^{\circ}\text{C (Note 5)} \\ &V_{DS} = 10 \text{ V, } V_{GS} = 5.0 \text{ V, } T_J = 150^{\circ}\text{C (Notes 5, 6)} \\ &V_{DS} = 10 \text{ V, } V_{GS} = 10 \text{ V, } T_J = 25^{\circ}\text{C (Notes 5)} \end{split}$ | I <sub>LIM</sub> | 5.0<br>3.5<br>6.5 | 7.0<br>4.5<br>8.5 | 9.5<br>6.0<br>10.5 | А | | Temperature Limit (Turn-off) | V <sub>GS</sub> = 5.0 V (Note 6) | T <sub>LIM(off)</sub> | 150 | 180 | 200 | °C | | Thermal Hysteresis | V <sub>GS</sub> = 5.0 V | $\Delta T_{LIM(on)}$ | _ | 10 | - | °C | | Temperature Limit (Turn-off) | V <sub>GS</sub> = 10 V (Note 6) | T <sub>LIM(off)</sub> | 150 | 180 | 200 | °C | | Thermal Hysteresis | V <sub>GS</sub> = 10 V | $\Delta T_{LIM(on)}$ | - | 20 | - | °C | | $ \begin{array}{ll} \text{Input Current during} & \text{$V_{DS} = 0$ V, $V_{GS} = 5.0$ V, $T_J = T_J > T_{(fault)}$ (Note 6) } \\ \text{Thermal Fault} & \text{$V_{DS} = 0$ V, $V_{GS} = 10$ V, $T_J = T_J > T_{(fault)}$ (Note 6) } \\ \end{array} $ | | | -<br>- | 5.9<br>12.3 | - | mA | | ESD ELECTRICAL CHARACT | ERISTICS | | | | | | | Electro-Static Discharge Capability Human Body Model (HBM) Machine Model (MM) | | | 6000<br>500 | _<br>_ | _<br>_ | V | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 3. Pulse Test: Pulse Width $\leq$ 300 $\mu$ s, Duty Cycle $\leq$ 2%. - 4. Fault conditions are viewed as beyond the normal operating range of the part. - Current limit measured at 380 μs after gate pulse. Not subject to production test. 1000 T<sub>Jstart</sub> = 25°C T<sub>Jstart</sub> = 150°C T<sub>Jstart</sub> = 150°C Figure 2. Single Pulse Maximum Switch-off Current vs. Load Inductance Figure 3. Single-Pulse Maximum Switching Energy vs. Load Inductance Figure 4. Single Pulse Maximum Inductive Switch-off Current vs. Time in Clamp Figure 5. Single-Pulse Maximum Inductive Switching Energy vs. Time in Clamp Figure 6. On-state Output Characteristics Figure 7. Transfer Characteristics Figure 8. R<sub>DS(on)</sub> vs. Gate-Source Voltage Figure 9. R<sub>DS(on)</sub> vs. Drain Current Figure 10. Normalized $R_{DS(on)}$ vs. Temperature Figure 11. Current Limit vs. Gate-Source Voltage Figure 12. Current Limit vs. Junction Temperature Figure 13. Drain-to-Source Leakage Current 1100 1000 -40°C 900 V<sub>SD</sub> (mV) 25°C 800 100°C 700 150°C 600 $V_{GS} = 0 V$ 500 2 3 4 5 6 8 I<sub>S</sub> (A) Figure 14. Normalized Threshold Voltage vs. Temperature Figure 15. Source-Drain Diode Forward Characteristics Figure 16. Resistive Load Switching Time vs. Gate-Source Voltage Figure 17. Resistive Load Switching Time vs. Gate Resistance Figure 18. Drain-Source Voltage Slope during Turn On and Turn Off vs. Gate Resistance Figure 19. $R_{\theta JA}$ vs. Copper Area – SOT–223 Figure 20. $R_{\theta JA}$ vs. Copper Area – DPAK Figure 21. Transient Thermal Resistance - SOT-223 Version Figure 22. Transient Thermal Resistance - DPAK Version ## **TEST CIRCUITS AND WAVEFORMS** Figure 23. Resistive Load Switching Test Circuit Figure 24. Resistive Load Switching Waveforms ## **TEST CIRCUITS AND WAVEFORMS** Figure 25. Inductive Load Switching Test Circuit Figure 26. Inductive Load Switching Waveforms ## **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |---------------|----------------------|-----------------------| | NCV8406ASTT1G | SOT-223<br>(Pb-Free) | 1000 / Tape & Reel | | NCV8406ASTT3G | SOT-223<br>(Pb-Free) | 4000 / Tape & Reel | | NCV8406ADTRKG | DPAK<br>(Pb-Free) | 2500 / Tape & Reel | | NCV8406BDTRKG | DPAK<br>(Pb-Free) | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. **SOT-223 (TO-261)** CASE 318E-04 ISSUE R **DATE 02 OCT 2018** DETAIL A A1 SEE DETAIL A #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - 2. CONTROLLING DIMENSION: MILLIMETERS - 3. DIMENSIONS D & E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.200MM PER SIDE. - 4. DATUMS A AND B ARE DETERMINED AT DATUM H. - 5. ALLIS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT OF THE PACKAGE BODY. - 6. POSITIONAL TOLERANCE APPLIES TO DIMENSIONS 6 AND 61. | | MILLIMETERS | | | | |-----|-------------|----------|------|--| | DIM | MIN. | N□M. | MAX. | | | Α | 1.50 | 1.63 | 1.75 | | | A1 | 0.02 | 0.06 | 0.10 | | | b | 0.60 | 0.75 | 0.89 | | | b1 | 2.90 | 3.06 | 3.20 | | | c | 0.24 | 0.29 | 0.35 | | | D | 6.30 | 6.50 | 6.70 | | | E | 3.30 | 3.50 | 3.70 | | | е | | 2.30 BSC | ; | | | L | 0.20 | | | | | L1 | 1.50 | 1.75 | 2.00 | | | He | 6.70 | 7.00 | 7.30 | | | θ | 0* | | 10° | | RECOMMENDED MOUNTING FOOTPRINT | DOCUMENT NUMBER: | 98ASB42680B | Electronic versions are uncontrolled except when accessed directly from Printed versions are uncontrolled except when stamped "CONTROLLED" | | |------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOT-223 (TO-261) | | PAGE 1 OF 2 | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ## **SOT-223 (TO-261)** CASE 318E-04 ISSUE R **DATE 02 OCT 2018** | STYLE 1: PIN 1. BASE 2. COLLECTOR 3. EMITTER 4. COLLECTOR | STYLE 2: PIN 1. ANODE 2. CATHODE 3. NC 4. CATHODE | STYLE 3:<br>PIN 1. GATE<br>2. DRAIN<br>3. SOURCE<br>4. DRAIN | STYLE 4: PIN 1. SOURCE 2. DRAIN 3. GATE 4. DRAIN | STYLE 5: PIN 1. DRAIN 2. GATE 3. SOURCE 4. GATE | |-----------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------------------| | STYLE 6: PIN 1. RETURN 2. INPUT 3. OUTPUT 4. INPUT | STYLE 7: PIN 1. ANODE 1 2. CATHODE 3. ANODE 2 4. CATHODE | STYLE 8: CANCELLED | STYLE 9: PIN 1. INPUT 2. GROUND 3. LOGIC 4. GROUND | STYLE 10:<br>PIN 1. CATHODE<br>2. ANODE<br>3. GATE<br>4. ANODE | | STYLE 11:<br>PIN 1. MT 1<br>2. MT 2<br>3. GATE<br>4. MT 2 | STYLE 12:<br>PIN 1. INPUT<br>2. OUTPUT<br>3. NC<br>4. OUTPUT | STYLE 13:<br>PIN 1. GATE<br>2. COLLECTOR<br>3. EMITTER<br>4. COLLECTOR | | | # GENERIC MARKING DIAGRAM\* A = Assembly Location Y = Year W = Work Week XXXXX = Specific Device Code = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98ASB42680B | Electronic versions are uncontrolled except when accessed directly from Printed versions are uncontrolled except when stamped "CONTROLLED" | | |------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOT-223 (TO-261) | | PAGE 2 OF 2 | ON Semiconductor and III are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. **DETAIL A** ROTATED 90° CW STYLE 2: STYLE 1: ## **DPAK (SINGLE GAUGE)** CASE 369C ISSUE F **DATE 21 JUL 2015** - IOTES. 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: INCHES. 3. THERMAL PAD CONTOUR OPTIONAL WITHIN DI- - MENSIONS b3, L3 and Z. Jimensions b And E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE. MENSIONS D AND E ARE DETERMINED AT THE - OUTERMOST EXTREMES OF THE PLASTIC BODY. 6. DATUMS A AND B ARE DETERMINED AT DATUM - 7. OPTIONAL MOLD FEATURE. | | INC | HES | MILLIM | ETERS | |-----|-------|-------|--------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.086 | 0.094 | 2.18 | 2.38 | | A1 | 0.000 | 0.005 | 0.00 | 0.13 | | b | 0.025 | 0.035 | 0.63 | 0.89 | | b2 | 0.028 | 0.045 | 0.72 | 1.14 | | b3 | 0.180 | 0.215 | 4.57 | 5.46 | | С | 0.018 | 0.024 | 0.46 | 0.61 | | c2 | 0.018 | 0.024 | 0.46 | 0.61 | | D | 0.235 | 0.245 | 5.97 | 6.22 | | Е | 0.250 | 0.265 | 6.35 | 6.73 | | е | 0.090 | BSC | 2.29 | BSC | | Н | 0.370 | 0.410 | 9.40 | 10.41 | | L | 0.055 | 0.070 | 1.40 | 1.78 | | L1 | 0.114 | REF | 2.90 | REF | | L2 | 0.020 | BSC | 0.51 | BSC | | L3 | 0.035 | 0.050 | 0.89 | 1.27 | | L4 | | 0.040 | | 1.01 | | Z | 0.155 | | 3.93 | | ## **GENERIC MARKING DIAGRAM\*** XXXXXX = Device Code = Assembly Location Α L = Wafer Lot Υ = Year WW = Work Week G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. ## SCALE 1:1 Α -h3 В L3 Ζ Ո DETAIL A NOTE 7 **BOTTOM VIEW** Cb2 е SIDE VIEW | $\oplus$ | 0.005 (0.13) lacktriangle C **TOP VIEW** Z Ħ L2 GAUGE C SEATING PLANE **BOTTOM VIEW A1** ALTERNATE CONSTRUCTIONS | OTTLL I. | OTTLL 2 | . , | JI I LL J. | U | 1166 7. | OTTLE J. | |--------------------------|---------------------------|--------|-------------------------|----------|-------------------------|---------------------------| | PIN 1. BASE | PIN 1. | GATE | PIN 1. ANODE | Ē | PIN 1. CATHODE | PIN 1. GATE | | <ol><li>COLLE</li></ol> | CTOR 2. | DRAIN | <ol><li>CATHO</li></ol> | DE | <ol><li>ANODE</li></ol> | 2. ANODE | | <ol><li>EMITTE</li></ol> | R 3. | SOURCE | <ol><li>ANODE</li></ol> | | <ol><li>GATE</li></ol> | <ol><li>CATHODE</li></ol> | | <ol><li>COLLE</li></ol> | CTOR 4. | DRAIN | <ol><li>CATHO</li></ol> | DE | <ol><li>ANODE</li></ol> | <ol><li>ANODE</li></ol> | | | | | | | | | | STYLE 6: | STYLE 7: | STYLE | 8: | STYLE 9: | | STYLE 10: | | PIN 1. MT1 | PIN 1. GATE | PIN 1. | N/C | PIN 1. A | NODE | PIN 1. CATHODE | | 2. MT2 | 2. COLLECT | ΓOR 2. | CATHODE | 2. C | CATHODE | 2. ANODE | | <ol><li>GATE</li></ol> | <ol><li>EMITTER</li></ol> | 3. | ANODE | 3. R | RESISTOR ADJUST | <ol><li>CATHODE</li></ol> | | 4. MT2 | 4. COLLECT | ΓOR 4. | CATHODE | 4. C | CATHODE | 4. ANODE | STYLE 4: STYLE 5: STYLE 3: ## **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. | DOCUMENT NUMBER: | | | • | |------------------|-----------------------------------------------|--------------------------------------------------------------------------|-------------| | STATUS: | ON SEMICONDUCTOR STANDARD | accessed directly from the Document R versions are uncontrolled except w | | | NEW STANDARD: | REF TO JEDEC TO-252 "CONTROLLED COPY" in red. | | | | DESCRIPTION: | DPAK SINGLE GAUGE SURFACE MOUNT | | PAGE 1 OF 2 | | DOCUMENT | NUMBER: | |------------|---------| | 98AON10527 | 7D | PAGE 2 OF 2 | ISSUE | REVISION | DATE | |-------|----------------------------------------------------------------------------------------------------------------------------------------|-------------| | 0 | RELEASED FOR PRODUCTION. REQ. BY L. GAN | 24 SEP 2001 | | Α | ADDED STYLE 8. REQ. BY S. ALLEN. | 06 AUG 2008 | | В | ADDED STYLE 9. REQ. BY D. WARNER. | 16 JAN 2009 | | С | ADDED STYLE 10. REQ. BY S. ALLEN. | 09 JUN 2009 | | D | RELABELED DRAWING TO JEDEC STANDARDS. ADDED SIDE VIEW DETAIL A. CORRECTED MARKING INFORMATION. REQ. BY D. TRUHITTE. | 29 JUN 2010 | | E | ADDED ALTERNATE CONSTRUCTION BOTTOM VIEW. MODIFIED DIMENSIONS b2 AND L1. CORRECTED MARKING DIAGRAM FOR DISCRETE. REQ. BY I. CAMBALIZA. | 06 FEB 2014 | | F | ADDED SECOND ALTERNATE CONSTRUCTION BOTTOM VIEW. REQ. BY K. MUSTAFA. | 21 JUL 2015 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative