

# DO6288Q 250V 1.5A Three-Phase Half Bridge MOSFET/IGBT Gate Driver

#### 1 Features and Benefits

- Floating channel designed for bootstrap operation
- Fully operational to +250 V
- 3.3V, 5V and 15V input logic compatible
- dV/dt noise Immunity ±50 V/nsec
- Allowable negative Vs capability: -9V
- Gate drive supply range from 8 V to 20V
- Cross-conduction prevention logic
- -- Deadtime:200ns
- Matched propagation delay for both channels
- Wide operating temperature range -40°C ~125°C
- Typically output Source/Sink current capability: 1.2A/1.5A
- RoSH compatible

#### 2 Application

- Motor Control
- Air Conditioners/ Washing Machines
- General Purpose Inverters
- Micro/Mini Inverter Drives

#### **3 Description**

The DO6288Q is a high voltage, high speed power MOSFET drivers with dependent high- and low-side referenced output channels. Proprietary HVIC and latch immune CMOS technologies enable ruggedized monolithic construction. The logic input is compatible with standard CMOS or LSTTL output, down to 3.3 V logic. The output drivers feature a high pulse current buffer stage designed for minimum driver crossconduction. The floating channel can be used to drive an N-channel power MOSFET in the high-side configuration which operates up to 200 V.

#### **Device information**

| Part Number | Package | Body size |
|-------------|---------|-----------|
| DO6288Q     | QFN24   | 4mm*4mm   |





# **4 Function Pin Description**



#### Figure4-1 24-Pin QFN Top view

#### **Table4-1 Lead Definitions**

| Number | Symbol | Description                                              |
|--------|--------|----------------------------------------------------------|
| 1      | LIN1   | Logic inputs for low side gate driver output , in phase  |
| 2      | LIN2   | Logic inputs for low side gate driver output , in phase  |
| 3      | LIN3   | Logic inputs for low side gate driver output , in phase  |
| 4      | VCC    | Low side and logic fixed supply                          |
| 5      | NC     | No connect                                               |
| 6      | СОМ    | Low side gate drivers return                             |
| 7      | NC     | No connect                                               |
| 8      | NC     | No connect                                               |
| 9      | LO3    | Low side gate driver output                              |
| 10     | LO2    | Low side gate driver output                              |
| 11     | LO1    | Low side gate driver output                              |
| 12     | VS3    | High voltage floating supply return                      |
| 13     | НОЗ    | High side gate driver output                             |
| 14     | VB3    | High side floating supply                                |
| 15     | VS2    | High voltage floating supply return                      |
| 16     | HO2    | High side gate driver output                             |
| 17     | VB2    | High side floating supply                                |
| 18     | VS1    | High voltage floating supply return                      |
| 19     | HO1    | High side gate driver output                             |
| 20     | VB1    | High side floating supply                                |
| 21     | NC     | No connect                                               |
| 22     | HIN1   | Logic inputs for high side gate driver output , in phase |
| 23     | HIN2   | Logic inputs for high side gate driver output , in phase |
| 24     | HIN3   | Logic inputs for high side gate driver output , in phase |



#### **5** Product specifications

#### 5.1 Absolute Maximum Ratings

Exceeding the limit maximum rating may cause permanent damage to the device. All voltage parameters are rated with reference to VSS and an ambient temperature of 25°C.

| Symbol          | Definition                                | MIN.                | MAX.                  | Units |
|-----------------|-------------------------------------------|---------------------|-----------------------|-------|
| VB              | High side floating supply                 | -0.3                | 275                   |       |
| Vs              | High side floating supply return          | V <sub>B</sub> – 25 | V <sub>B</sub> + 0.3  |       |
| V <sub>HO</sub> | High side gate drive output               | Vs -0.3             | V <sub>B</sub> + 0.3  | l v   |
| Vcc             | Low side and main power supply            | -0.3                | 25                    |       |
| V <sub>LO</sub> | Low side gate drive output                | -0.3                | V <sub>CC</sub> + 0.3 |       |
| V <sub>IN</sub> | Logic input of HIN & LIN                  | -0.3                | V <sub>CC</sub> + 0.3 |       |
| dVs/dt          | Allowable Offset Supply Voltage Transient | _                   | 50                    | V/ns  |

#### 5.2 ESD rating

| Symbol | Definition | MIN. | MAX. | Units |
|--------|------------|------|------|-------|
| ESD    | HBM Model  | 1500 | _    | V     |
|        |            | 500  |      | V     |

#### 5.3 Rated power

| Symbol | Definition                           | MIN. | MAX. | Units |
|--------|--------------------------------------|------|------|-------|
| PD     | Package Power Dissipation @ TA ≤25°C |      | 1.25 | W     |

#### 5.4 Thermal information

| Symbol            | Definition                               | MIN. | MAX. | Units |
|-------------------|------------------------------------------|------|------|-------|
| Rth <sub>JA</sub> | Thermal Resistance, Junction to Ambient  |      | 100  | °C/W  |
| TJ                | Junction Temperature                     | —    | 150  |       |
| Ts                | Storage Temperature                      | -55  | 150  | °C    |
| TL                | Lead Temperature (Soldering, 10 seconds) | _    | 300  |       |

#### 5.5 Recommended Operating Conditions

For proper operation, the device should be used under the following recommended conditions. The bias ratings of VS and VSS are measured at a supply voltage of 15V, and unless otherwise specified, the ratings of all voltage parameters are referenced to VSS and the ambient temperature is 25°C.

| Symbol          | Definition                       | MIN.   | MAX.    | Units |
|-----------------|----------------------------------|--------|---------|-------|
| VB              | High side floating supply        | VS + 6 | VS + 20 |       |
| Vs              | High side floating supply return | -9     | 250     |       |
| V <sub>HO</sub> | High side gate drive output      | Vs     | VB      | v     |
| Vcc             | Low side and main power supply   | 8      | 20      | V     |
| VLO             | Low side gate drive output       | 0      | Vcc     |       |
| Vin             | Logic input of HIN & LIN         | 0      | Vcc     |       |
| T <sub>A</sub>  | Ambient temperature              | -40    | 125     | °C    |

Note1: Transient negative VS can be used for COM-50V with a pulse width of 50ns, guaranteed by design...

Note2: When the input pulse width is less than 1us, the input pulse cannot be transmitted normally .



#### 5.6 Electrical Characteristics

Valid for temperature range at T\_A= 25°C, V<sub>CC</sub>=V\_B= 15V, C<sub>L</sub>=1nF, unless otherwise specified

#### 5.6.1 Dynamical electrical characteristics

| Symbol           | Definition                 | MIN. | TYP. | MAX. | Units | <b>Test Condition</b> |
|------------------|----------------------------|------|------|------|-------|-----------------------|
| t <sub>ON</sub>  | Turn-on propagation delay  | _    | 150  | 250  | ns    | Vs=0V                 |
| t <sub>OFF</sub> | Turn-off propagation delay | _    | 120  | 250  | ns    | Vs=250V               |
| t <sub>R</sub>   | Turn-on rise time          | _    | 30   |      | ns    |                       |
| t <sub>F</sub>   | Turn-off fall time         |      | 30   |      | ns    |                       |
| DT               | Deadtime                   | 100  | 200  | 300  | ns    |                       |
| MT               | Matching delay ON and OFF  | _    | _    | 50   | ns    |                       |

#### 5.6.2 Static electrical characteristics

Valid for temperature range at  $T_A$ = 25°C,  $V_{CC}$ =V<sub>B</sub>= 15V,  $C_L$ =1nF, unless otherwise specified.

| Symbol             | Definition                                 | MIN. | TYP. | MAX. | Units | Test Condition                       |
|--------------------|--------------------------------------------|------|------|------|-------|--------------------------------------|
| V <sub>CCUV+</sub> | VCC supply LIV/L O threshold               | 6.4  | 7.0  | 7.6  | V     |                                      |
| V <sub>CCUV-</sub> | VCC supply UVLO threshold                  | 6.0  | 6.6  | 7.2  | V     |                                      |
| VCCUVHYS           | VCC supply undervoltage lockout hysteresis |      | 0.4  |      | V     |                                      |
| V <sub>BSUV+</sub> |                                            | 6.4  | 7.1  | 7.7  | V     |                                      |
| V <sub>BSUV-</sub> | VBS supply UVLO threshold                  | 6.2  | 6.9  | 7.5  | V     |                                      |
| VBSUVHYS           | VBS supply undervoltage lockout hysteresis |      | 0.2  |      | V     |                                      |
| I <sub>LK</sub>    | High-side floating supply leakage current  |      | _    | 90   | μA    | V <sub>B</sub> =V <sub>S</sub> =250V |
| I <sub>QBS</sub>   | Quiescent VB supply current                |      | 70   | 150  | μA    | V <sub>IN</sub> =0V or 5V            |
| IQCC               | Quiescent VCC supply current               |      | 230  | 350  | μA    | V <sub>IN</sub> =0V or 5V            |
| VIH                | Logic "1"(HIN & LIN) input voltage         | 2.5  | _    |      | V     |                                      |
| VIL                | Logic "0" (HIN &LIN) input voltage         |      | _    | 0.8  | V     |                                      |
| V <sub>OH</sub>    | High level output voltage, VBIAS - VO      |      | _    | 0.2  | V     | I <sub>O=</sub> 0A                   |
| V <sub>OL</sub>    | Low level output voltage, VO               |      | _    | 0.1  | V     | I <sub>O=</sub> 0A                   |
| I <sub>IN+</sub>   | Logic "1" Input bias current               |      | 25   | 50   | μA    | HIN=5V, LIN=0V                       |
| I <sub>IN-</sub>   | Logic "0" Input bias current               |      | _    | 2    | μA    | HIN=0V, LIN=5V                       |
| Vs                 | VS negative surge                          | _    | -9   |      | V     |                                      |
| I <sub>O+</sub>    | Output high short circuit pulsed current   | 1.1  | 1.5  |      | A     | V₀=0V<br>PW≤10us                     |
| I <sub>0-</sub>    | Output low short circuit pulsed current    | 1.3  | 1.8  | _    | A     | V₀=15V<br>PW≤10us                    |





Figure 6 -1 DO6288Q Input and output timing waveform



Figure 6 -2 Propagation Time Waveform Definition



# 7 DO6288Q Description

#### 7.1 Overview

The DO6288Q is a three-phase high-voltage, high-speed power MOSFET high-low driver chip with separate highside and low-side reference output channels. The logic input is compatible with standard CMOS or LSTTL output, down to 3.3 Vlogic. The output drivers feature a high pulse current buffer stage designed for minimum driver crossconduction. The floating channel can be used to drive an N-channel power MOSFET in the highside configuration which operates up to 250 V, The floating channel requires additional bootstrap circuit support. In addition, both the high side and the low side of the DO6288Q include undervoltage protection.

#### 7.2 Function Block Diagram



Figure7-1 Function Block Diagram of DO6288Q

#### 7.3 Chip operating logic

The signal input port of the DO6288Q adopts the level-triggered mode, that is, the voltage meets the logical requirements, and the chip can work normally, as shown in Table 7 -1.

| INP              | INPUT                   |                 | PUT |  |  |  |
|------------------|-------------------------|-----------------|-----|--|--|--|
| HIN1,2,3         | LIN1,2,3                | HO1,2,3 LO1,2,3 |     |  |  |  |
| L                | L                       | L               | L   |  |  |  |
| L                | Н                       | L               | Н   |  |  |  |
| Н                | L                       | Н               | L   |  |  |  |
| Н                | Н                       | L               | L   |  |  |  |
| No. to a la star | al a fa u la tarla da u | بماد المعتمام ف |     |  |  |  |

| Table | 7 | _ | 1 | I/0  | logical | table        |
|-------|---|---|---|------|---------|--------------|
| TUDIC |   |   | - | T/ U | TOPTOGT | <b>UGDIC</b> |

Note: H stands for high level; L stands for low level

#### 7. 4 Signal input port

The DO6288Q includes three-phase high-side and low-side signal input ports for receiving control signals from the master. There is an interlock function between the high side and the low side . When the input signal of the high side is high and the input signal of the low side is low, this function will be triggered, making the output signal of the high side.

# 

and the low side become low level signals. Moreover, there is a built-in dead time between the high side and the low side signals, which effectively avoids the overlapping of output signals. The HIN port is designed to have 800K resistance to VSS and the LIN port is designed to have 800K resistance to VCC. Therefore, the two ports can be floating when not in use. So they can be floating when not in use, but shorting with COM is recommended.

#### 7.5 Output port

The internal push-pull structure of the output port is used to directly drive the power device MOSFET/IGBT. The reference ground of the output port on the low side is COM, and the reference ground of the output port on the high side is VS. When VS is high voltage, the voltage domain between VB-VS needs to be powered by the bootstrap circuit to work normally. The VS pin has a certain negative pulse resistance, which can ensure that no damage occurs under the pulse condition of -9V, 50ns.

#### 7.6 Undervoltage protection function

The low-voltage driver of theDO6288Q includes an undervoltage protection circuit that monitors the supply voltage (VCC) and a UVLO circuit that will suppress all output until the voltage is sufficient to drive the external MOSFET(up to ac orresponding preset threshold). Therefore, all output ports remain low until the voltage of the VCC pin rises above the UVLO threshold.



Figure7-2 Undervoltage function waveform definition

As shown in Figure 7 -2, when the VCC undervoltage occurs, all output signals immediately become low. When the VCC voltage rises again and exceeds the undervoltage threshold, all output signals recover, and the LO voltage is the same as that of the current VCC. When the high-side bootstrap capacitor voltage (VB-VS) is reduced below the undervoltage threshold, the high-side output immediately becomes low, and the LO output signal is not affected. When the high-side bootstrap capacitor voltage (VB-VS) rises above the undervoltage threshold, the HO output signal recovers, and the HO voltage is consistent with the current high-side bootstrap capacitor voltage (VB-VS). In addition, the threshold hysteresis of UVLO is built into theDO6288Q.There is a certain hysteresis between the threshold of the power supply voltage drop triggering undervoltage and the threshold of the voltage rebound chip working normally, which can prevent abnormal output waveform when the power supply voltage fluctuates.



#### 8 Application message

In most application environments, the PWM output voltage of the main control IC is usually only 3.3V or 5V, which is not enough to drive the MOSFET at the power end. Therefore, a high-power driver chip is needed between the main control IC and the MOSFET to drive the grid voltage of the MOSFET, so that the drive voltage rises to 12V-15V. This allows the MOSFET to be in a stable, fully open state. At the same time, the driver chip improves the switching speed of the power device and reduces the related switching power loss.

#### 8.1 Typical application circuit



Figure8-1 Typical application circuit of DO6288Q

#### 8.2 Bootstrap Circuit Design Guide

The structure of a general half-bridge circuit is shown in Figure 8-2, including bootstrap resistance, bootstrap diode and bootstrap capacitor. This scheme is the most commonly used and cost-effective scheme in the current motor drive.



Figure 8-2 Basic structure of the bootstrap circuit

#### Bootstrap circuit capacitance selection

In order to determine the size of the bootstrap capacitance, we first need to evaluate the following points:

-The gate charge required for MOS to turn on:  $Q_g$ ;



-GS leakage of MOS: I<sub>LK\_GS</sub>;

-Static operating current of the drive: I<sub>QBS</sub>;

-Leakage of bootstrap diode: ILK\_DIODE;

-Bootstrap capacitor leakage: I<sub>LK\_CAP</sub>;

-Upper bridge height time: T<sub>HON</sub>.

I<sub>LK\_CAP</sub> is included in the calculation only when the bootstrappable capacitor uses an electrolytic capacitor. Other types of capacitors do not need to be considered. It is recommended to use at least one low ESR ceramic capacitor. Parallel electrolytic capacitor and low ESR ceramic capacitor can achieve better circuit performance.

By calculation, we can find the loss of capacitance for a single turn on:

 $Q_{TOT} = Q_G + (I_{LK_GS} + I_{QBS} + I_{LK_DIODE} + I_{LK_CAP}) \times T_{HON}$ 

Specifies the range that VBS can drop during bootstrapping:  $riangle V_{BS}$ 

$$\Delta V_{BS} \le V_{CC} - V_F - V_{GSmin} - V_{DSon}$$

In the process, you need assurance:

V<sub>F</sub> MOS reverse diode voltage drop

 $V_{\text{GEmin}}$   $\,$  Maintain the minimum gate voltage for MOS tube conduction

V<sub>DSon</sub> On-off pressure drop of the lower bridge MOS

And with that, you can calculate it:

$$C_{BOOTmin} = \frac{Q_{TOT}}{\triangle V_{BS}}$$

Note: In the process of calculating bootstrap capacitance here, only the charge required for a pulse process is calculated, without considering the duty ratio and frequency of PWM. If the signal is controlled by PWM wave, please get the actual required bootstrap capacitance size based on the above calculation method through a certain equivalent conversion.

#### Note on bootstrap circuit

#### A. Bootstrap resistance

Bootstrap resistors are used in some bootstrap circuits and are not required. HO and LO may have abnormal jump during startup. At this time, the increase of bootstrap resistance will limit the current passing through the bootstrap diode when the bootstrap circuit is started, which can effectively suppress some bad signals and protect the circuit.

#### **B.** Bootstrap capacitor

ESR must be considered in the design of the circuit with the upper bridge arm open for a long time when the electrolytic capacitor is used as the bootstrap capacitor. When the upper bridge arm is opened for a long time, a bootstrap capacitor with a large capacity is required, and electrolytic capacitors are generally used. But the electrolytic capacitor has a certain internal resistance, which will reduce the partial voltage of bootstrap resistance and can not realize its function. This situation can be effectively avoided by connecting a ceramic capacitor with a low ESR.

#### C. Bootstrap diode

The bootstrap diode is used to maintain the voltage stability of the bootstrap circuit. It is necessary to ensure that the reverse voltage resistance of the diode is greater than the voltage of the driving power supply. On this basis, fast recovery

diodes such as Schottky diodes are selected as much as possible.

#### 8.3 Bootstrap Circuit Design Guide

Gate resistance is used to control the switching speed of the driven MOS and the slope of the rising and falling edge, which will affect a number of application performance, such as loss, reliability and so on. This section describes how to select the driving resistance and discusses the impact of the driving resistance. The selection of grid resistance is closely related to the driver chip, MOSFET and even circuit design, and it needs to be re-selected according to the actual situation in different environments.

Common industrial brushless motors operate at a frequency of about 2kHz-10kHz. Based on this, grid resistors of 20-120  $\Omega$  are usually selected. This is determined by the following two factors:

(1) Switching loss of MOS. Part of the MOS loss is switching loss, and the other part is on-off loss, while the grid resistance mainly affects the loss of the switching process. The larger the resistance value, the slower the switching process, and the larger the overlap area of voltage and current, the greater the loss. The most direct impact of excessive loss is that the chip temperature will rise rapidly, and the device will face the risk of failure under the condition of higher than  $150^{\circ}$ C.



Figure 8-3 MOS switch loss under resistive load

(2) **Reliability.** As opposed to loss, the smaller the resistance value of the gate resistance, the faster the MOSFET will switch. In practical applications, the power end current is larger, more sensitive to parasitic parameters, too high switching speed will increase the signal instability, light will make the motor EMI is too large, heavy will make the circuit damage. Some of the most common are:

- 1) Grid signal rings, causing MOS damage (as shown in Figure 8 -4);
- 2) The dv/dt is too fast, and the VS port will bear too high or too low voltage signal, resulting in drive damage.





Figure 8-4 Grid ringing

V<sub>GS</sub>

#### 8.4 PCB layout guide

To achieve the outstanding performance of half bridge grid driver chips, the following printed circuit board (PCB) layout routing guidelines should be followed.

• Low ESR/ESL capacitors should be placed near the driver chip between the VCC and COM pins, and between the VB and VS pins to provide peak current for the VCC and VB pins.

• To prevent large voltage transients from high-side MOSFET drains, a low ESR electrolytic capacitor and a ceramic capacitor must be connected between the high-side MOSFET drain and the ground (COM).

• To avoid excessive negative voltage transients on switch node (VS) pins, the parasitic inductance between the highside MOSFET source and the low-side MOSFET (synchronous rectifier) source must be minimized.

• Overlap of the VS layer with the ground (COM) layer should be avoided as much as possible to minimize the coupling of switching noise from the VS layer to the ground layer.

• The heat dissipation pad of the driver chip should be connected to a large area of thick copper layer to improve the heat dissipation performance of the driver chip. The heat dissipation pad is usually connected to the ground that is equal to the COM of the chip. It is recommended to connect the heat dissipation pad to the COM pin only.

• Grounding precautions:

The primary goal of designing a ground connection is to limit the MOSFET gate charge and discharge loop to the smallest possible loop area. This method reduces the loop inductance and can effectively avoid the noise problem on the MOSFET gate. At the same time, the gate driver chip should be as close to the MOSFET as possible.

The second consideration is to ensure reasonable charging paths for bootstrap capacitors, including VCC bypass capacitors based on ground (COM), bootstrap diodes, bootstrap capacitors, and low-side MosFETs. Since the VCC bypass capacitor charges the bootstrap capacitor by cycle through the bootstrap diode, and each charge occurs in a very short period of time, this charge path passes through the peak current. Minimizing the loop length and area of the bootstrap circuit on PCB can make the bootstrap circuit work in a stable state, which is very important to ensure the reliable operation of the driver chip.





# 9. Package Information

## QFN24 Package Dimensions

| Size<br>Symbol | MIN(mm)     | TYP(mm)  | MAX(mm)     | Size<br>Symbol | MIN(mm)  | TYP(mm) | MAX(mm) |
|----------------|-------------|----------|-------------|----------------|----------|---------|---------|
| A              | 0.700/0.800 | -        | 0.800/0.900 | E1             | 2.600    | -       | 2.800   |
| A1             | 0.000       | -        | 0.050       | K              |          | 0.200MN |         |
| A3             |             | 0.203REF | _           | В              | 0.200    | -       | 0.300   |
| D              | 3.924       | -        | 4.076       | е              | 0.500TYP |         |         |
| E              | 3.924       | -        | 4.076       | L              | 0.324    | -       | 0.476   |
| D1             | 2.600       | -        | 2.800       |                |          |         |         |
|                |             |          |             |                |          |         |         |

## QFN24 Package Outlines





Top Vlew



Bottom Vlew