

# **SGM72110**

# **SP10T Switch with MIPI RFFE Interface**

#### **GENERAL DESCRIPTION**

The SGM72110 is a single-pole/ten-throw (SP10T) antenna switch, which supports from 0.1GHz to 3GHz. The device features low insertion loss and high isolation, which make it suitable for high linearity receiving applications. It also has the advantage of high linearity performance. The SGM72110 is not subject to cellular interference and is applied to multi-mode and multi-band LTE mobile phones.

The SGM72110 has the ability to SP10T RF switch and MIPI controller on silicon-on-insulator (SOI) process, Internal driver and decoder for switch control signals, which makes it flexible in RF path band and routing selection.

No external DC blocking capacitors required on the RF paths as long as no external DC voltage is applied, which can save PCB area and cost.

The SGM72110 is available in a Green UTQFN-2.4× 2.4-20L package.

#### **APPLICATIONS**

3G/4G Applications

### **FEATURES**

- Supply Voltage Range: 2.4V to 4.8V
- Advanced Silicon-On-Insulator (SOI) Process
- Frequency Range: 0.1GHz to 3GHz
- Low Insertion Loss: 0.8dB (TYP) at 2.7GHz
- MIPI RFFE Interface Compatible
- No External DC Blocking Capacitors Required
- Available in a Green UTQFN-2.4×2.4-20L Package

#### **BLOCK DIAGRAM**



Figure 1. SGM72110 Block Diagram

#### PACKAGE/ORDERING INFORMATION

| MODEL    | PACKAGE<br>DESCRIPTION | SPECIFIED<br>TEMPERATURE<br>RANGE | ORDERING<br>NUMBER | PACKAGE<br>MARKING | PACKING<br>OPTION   |
|----------|------------------------|-----------------------------------|--------------------|--------------------|---------------------|
| SGM72110 | UTQFN-2.4×2.4-20L      | -40°C to +85°C                    | SGM72110YURC20G/TR | RD7<br>XXXX        | Tape and Reel, 3000 |

#### MARKING INFORMATION

NOTE: XXXX = Date Code, Trace Code.



Green (RoHS & HSF): PS Micro Corp defines "Green" to mean Pb-Free (RoHS compatible) and free of halogen substances. If you have additional comments or questions, please contact your PSMICRO representative directly.

#### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage, V <sub>DD</sub>   | 5V             |
|-----------------------------------|----------------|
| Supply Voltage (MIPI), Vio        | 2V             |
| SDA, SCL Control Voltage          | 2V             |
| RF Input Power, PIN               | 26dBm          |
| Junction Temperature              | +150°C         |
| Storage Temperature Range         | 55°C to +150°C |
| Lead Temperature (Soldering, 10s) | +260°C         |
| ESD Susceptibility HBM            | 1000V          |

#### RECOMMENDED OPERATING CONDITIONS

| Operating Temperature Range     | 40°C to +85°C  |
|---------------------------------|----------------|
| Operating Frequency Range       | 0.1GHz to 3GHz |
| Supply Voltage, V <sub>DD</sub> | 2.4V to 4.8V   |
| Supply Voltage (MIPI) Vio       | 1 65V to 1 95V |

#### **OVERSTRESS CAUTION**

Stresses beyond those listed in Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Functional operation of the device at any conditions beyond those indicated in the Recommended Operating Conditions section is not implied.

#### **ESD SENSITIVITY CAUTION**

This integrated circuit can be damaged if ESD protections are not considered carefully. PSMICRO recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because even small parametric changes could cause the device not to meet the published specifications.

#### **DISCLAIMER**

PS Micro Corp reserves the right to make any change in circuit design, or specifications without prior notice.

# **PIN CONFIGURATION**



Figure 2. SGM72110 Pinout

# **PIN DESCRIPTION**

| PIN          | NAME    | FUNCTION        | PIN            | NAME    | FUNCTION                 |
|--------------|---------|-----------------|----------------|---------|--------------------------|
| FIIN         | IVAIVIL | FUNCTION        | FIIN           | IVAIVIL | FONCTION                 |
| 1            | NC      | No connection.  | 12             | RF4     | RF Port 4.               |
| 2            | RF10    | RF Port 10.     | 13             | RF3     | RF Port 3.               |
| 3            | RF9     | RF Port 9.      | 14             | RF2     | RF Port 2.               |
| 4            | RF8     | RF Port 8       | 15             | RF1     | RF Port 1.               |
| 5            | RF7     | RF Port 7.      | 17             | VDD     | DC Power Supply.         |
| 6            | RF6     | RF Port 6.      | 18             | VIO     | Supply voltage for MIPI. |
| 7, 8, 10, 16 | GND     | Ground.         | 19             | SDA     | RFFE Data Signal.        |
| 9            | RFCOM   | RF Common Port. | 20             | SCL     | RFFE Clock Signal.       |
| 11           | RF5     | RF Port 5.      | Exposed<br>Pad | GND     | Ground.                  |

# Register\_0 TRUTH TABLE

Table 1. Register\_0 Truth Table

| State | Mode      |    |    |    | Registe | er_0 Bits |    |    |    |
|-------|-----------|----|----|----|---------|-----------|----|----|----|
| State | Wiode     | D7 | D6 | D5 | D4      | D3        | D2 | D1 | D0 |
| 1     | Isolation | х  | х  | 0  | 0       | 0         | 0  | 0  | 0  |
| 2     | RF1       | х  | х  | х  | 0       | 0         | 0  | 1  | 0  |
| 3     | RF2       | х  | х  | х  | 0       | 1         | 0  | 1  | 0  |
| 4     | RF3       | х  | х  | х  | 0       | 1         | 1  | 1  | 0  |
| 5     | RF4       | х  | х  | х  | 0       | 1         | 0  | 1  | 1  |
| 6     | RF5       | х  | х  | х  | 0       | 0         | 0  | 0  | 1  |
| 7     | RF6       | х  | х  | х  | 0       | 1         | 0  | 0  | 1  |
| 8     | RF7       | х  | х  | х  | 0       | 0         | 1  | 1  | 0  |
| 9     | RF8       | х  | х  | х  | 0       | 0         | 1  | 0  | 0  |
| 10    | RF9       | х  | х  | х  | 0       | 1         | 1  | 0  | 0  |
| 11    | RF10      | х  | х  | х  | 0       | 1         | 0  | 0  | 0  |

# **ELECTRICAL CHARACTERISTICS**

(Typical values,  $V_{DD}$  = 2.8V,  $T_A$  = +25°C,  $P_{IN}$  = 0dBm, 50 $\Omega$ , unless otherwise noted.)

| PARAMETER                                       | SYMBOL                                                 | CONDITIONS                                       | MIN                   | TYP             | MAX  | UNITS |  |
|-------------------------------------------------|--------------------------------------------------------|--------------------------------------------------|-----------------------|-----------------|------|-------|--|
| DC Specifications                               |                                                        |                                                  |                       |                 |      |       |  |
| Supply Voltage                                  | $V_{DD}$                                               |                                                  | 2.4                   | 2.8             | 4.8  | V     |  |
| Supply Current                                  | I <sub>DD</sub>                                        |                                                  |                       | 32              | 60   | μA    |  |
| V <sub>IO</sub> Supply Voltage                  | V <sub>IO</sub>                                        |                                                  | 1.65                  | 1.8             | 1.95 | V     |  |
| V <sub>IO</sub> Supply Current                  | I <sub>IO</sub>                                        |                                                  |                       | 4.8             | 10   | μA    |  |
| Control Make se                                 | V <sub>CTL_H</sub>                                     | High                                             | 0.8 × V <sub>IO</sub> | V <sub>IO</sub> | 1.95 | V     |  |
| Control Voltage                                 | V <sub>CTL_L</sub>                                     | Low                                              | 0                     |                 | 0.45 | _ v   |  |
| Switching Time                                  | t <sub>sw</sub>                                        | 50% of control voltage to 90% of RF power        |                       | 1               | 2    | μs    |  |
| Turn-On Time                                    | t <sub>ON</sub>                                        | Time from $V_{DD} = 0V$ to part on and RF at 90% |                       | 5               | 10   | μs    |  |
| RF Specifications                               |                                                        |                                                  |                       |                 |      |       |  |
|                                                 |                                                        | f <sub>0</sub> = 0.1GHz to 1.0GHz                |                       | 0.60            | 0.75 |       |  |
| Insertion Loss<br>(RFCOM to All RF Ports)       | IL                                                     | f <sub>0</sub> = 1.0GHz to 2.0GHz                |                       | 0.70            | 0.85 | dB    |  |
| (RT COM to All RT T Orto)                       | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $f_0 = 2.0 GHz$ to 2.7 GHz                       |                       | 0.80            | 0.95 |       |  |
|                                                 | 11.00                                                  | f <sub>0</sub> = 0.1GHz to 1.0GHz                | 28                    | 33              |      |       |  |
| Isolation<br>(RFCOM to All RF Ports)            | ISO                                                    | $f_0 = 1.0 GHz$ to 2.0 GHz                       | 23                    | 28              |      | dB    |  |
| (RT OOM to All RT 1 orts)                       |                                                        | $f_0 = 2.0$ GHz to 2.7GHz                        | 20                    | 25              |      |       |  |
| 1                                               |                                                        | $f_0 = 0.1 GHz$ to 1.0 GHz                       | 21                    | 26              |      |       |  |
| Input Return Loss                               | RL                                                     | $f_0 = 1.0 GHz$ to 2.0 GHz                       | 17                    | 22              |      | dB    |  |
| (IXI OOM to All IXI 1 ofts)                     | 18                                                     | $f_0 = 2.0 \text{GHz}$ to 2.7 GHz                | 12                    | 15              |      |       |  |
| 0.1dB Compression Point (RFCOM to All RF Ports) | P <sub>0.1dB</sub>                                     | $f_0 = 0.1$ GHz to 3GHz                          |                       | 26              |      | dBm   |  |

#### **MIPI READ and WRITE TIMING**



Figure 3. Register Write Command Timing Diagram



Figure 4. Register Read Command Timing Diagram

# **COMMAND SEQUENCE BIT DEFINITIONS**

| _             | 200 | SC C11-C8 |        |           |         |           | Parity | 550      | Extended Operation |    |       |       |      |   |  |       |                   |                |     |                   |                |
|---------------|-----|-----------|--------|-----------|---------|-----------|--------|----------|--------------------|----|-------|-------|------|---|--|-------|-------------------|----------------|-----|-------------------|----------------|
| Туре          | SSC |           | C11-C8 | C11-C8    | C7      | C6-C5     | C6-C5  | C4 C3-C0 | C4                 | C4 | C3-C0 | C3-C0 | Bits |   |  | BPC - | DA7(1)-<br>DA0(1) | Parity<br>Bits | ВРС | DA7(n)-<br>DA0(n) | Parity<br>Bits |
| Reg0<br>Write | Υ   | SA[3:0]   | 1      | Data[6:5] | Data[4] | Data[3:0] | Y      | Υ        | -                  | -  | -     | -     | -    | - |  |       |                   |                |     |                   |                |
| Reg<br>Write  | Υ   | SA[3:0]   | 0      | 10        | Addr[4] | Addr[3:0] | Y      | -        | Data[7:0]          | Υ  | Υ     | -     | -    | - |  |       |                   |                |     |                   |                |
| Reg<br>Read   | Υ   | SA[3:0]   | 0      | 11        | Addr[4] | Addr[3:0] | Y      | Υ        | Data[7:0]          | Υ  | Υ     | -     | -    | - |  |       |                   |                |     |                   |                |

#### Legends:

SSC = Sequence start command

SA = Slave address

D = Register Address

A = Data bits

C = Command frame bits

BPC = Bus park cycle

# **REGISTER MAPS**

Register\_0 Register Address: 0x0000; R/W

Table 2. Register\_0 Register Details

| Bit(s) | Bit Name  | Description          | Default      | R/W |
|--------|-----------|----------------------|--------------|-----|
| D[7:0] | MODE_CTRL | See Table 1 section. | 0000<br>0000 | R/W |

# PM\_TRIG

Register Address: 0x001C; R/W and W Table 3. PM\_TRIG Register Details

| Bit(s) | Bit Name       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Default | Туре |
|--------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|
| D[7]   | PWR_MODE_1     | 0: Normal<br>1: Low power                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0       | R/W  |
| D[6]   | PWR_MODE_0     | 0: Active - Normal 1: Startup - All registers are reset to the default                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0       | R/W  |
| D[5]   | TRIGGER_MASK_2 | 0: TRIGGER_2 enabled 1: TRIGGER_2 disabled 1: TRIGGER_3 disabled 1: TRIGGER_3 disabled 1: TRIGGER_4 disabled 1: TRIGGER_5 disabled 1: TRIGGER_6 disabled 1: TRIGGER_9 disabled 1: TRIGGER_9 disabled 1: TRIGGER_1 disabled 1: TRIGGER_1 disabled 1: TRIGGER_1 disabled 1: TRIGGER_1 disabled 1: TRIGGER_2 disabled 1: TRIGGER_1 disabled 1: TRIGGER_1 disabled 1: TRIGGER_2 disabled 1: TRIGGER_2 disabled 1: TRIGGER_1 disabled 1: TRIGGER_2 disabled 1: TRIGGER_3 disabled 1 | 0       | R/W  |
| D[4]   | TRIGGER_MASK_1 | 0: TRIGGER_1 enabled 1: TRIGGER_1 disabled Controlled directly to the destination register. Otherwise, if the TRIGGER_MASK_x is set to logic '0', incoming data is written to the shadow register, and the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0       | R/W  |
| D[3]   | TRIGGER_MASK_0 | 0: TRIGGER_0 enabled destination register is unchanged until its corresponding trigger is asserted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0       | R/W  |
| D[2]   | TRIGGER_2      | O: Keep its associated destination registers unchanged.  1: Load its associated destination registers with the data in the parallel shadow register, provided TRIGGER_MASK_2 is set to logic '0'.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0       | W    |
| D[1]   | TRIGGER_1      | O: Keep its associated destination registers unchanged.  1: Load its associated destination registers with the data in the parallel shadow register, provided TRIGGER_MASK_1 is set to logic '0'.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0       | W    |
| D[0]   | TRIGGER_0      | O: Keep its associated destination registers unchanged.  1: Load its associated destination registers with the data in the parallel shadow register, provided TRIGGER_MASK_0 is set to logic '0'.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0       | W    |

# PRODUCT\_ID

Register Address: 0x001D; R

Table 4. PRODUCT\_ID Register Details

| Bit(s) | Bit Name   | Description | Default      | Туре |
|--------|------------|-------------|--------------|------|
| D[7:0] | PRODUCT_ID | Product ID. | 0000<br>0010 | R    |

# **REGISTER MAPS (continued)**

# MANUFACTURER\_ID Register Address: 0x001E; R

Table 5. MANUFCTURER\_ID Register Details

| Bit(s) | Bit Name              | Description                                                                                                                                                                               | Default      | Туре |
|--------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|
| D[7:0] | MANUFACTURER_ID [7:0] | Lower eight bits of MIPI registered Manufacturer ID. Read-only. Note that during USID programming, the write command sequence is executed on the register, but the value does not change. | 0100<br>1010 | R    |

# MAN\_USID

Register Address: 0x001F; R and R/W Table 6. MAN\_USID Register Details

| Bit(s) | Bit Name              | Description                                                                                                                                                             | Default | Туре |
|--------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|
| D[7:6] | Reserved              | Reserved                                                                                                                                                                | 00      | R    |
| D[5:4] | MANUFACTURER_ID [9:8] | Upper two bits of Manufacturer ID. Read-only. Note that during USID programming, the write command sequence is executed on the register, but the value does not change. | 00      | R    |
| D[3:0] | USID                  | USID of the device                                                                                                                                                      | 1011    | R/W  |

# TYPICAL APPLICATION CIRCUIT



Figure 5. SGM72110 Typical Application Circuit

# **EVALUATION BOARD LAYOUT**



Figure 6. SGM72110 Evaluation Board Layout

# PACKAGE OUTLINE DIMENSIONS UTQFN-2.4×2.4-20L



| Counch al | Dimensions In Millimeters |       |       |  |  |  |
|-----------|---------------------------|-------|-------|--|--|--|
| Symbol    | MIN                       | MOD   | MAX   |  |  |  |
| Α         | 0.500                     | 0.550 | 0.600 |  |  |  |
| A1        | 0.000                     | 0.020 | 0.050 |  |  |  |
| A2        | 0.127 REF                 |       |       |  |  |  |
| D         | 2.300                     | 2.400 | 2.500 |  |  |  |
| E         | 2.300                     | 2.400 | 2.500 |  |  |  |
| D1        | 1.200                     | 1.300 | 1.400 |  |  |  |
| E1        | 1.200 1.300               |       | 1.400 |  |  |  |
| е         | 0.400 BSC                 |       |       |  |  |  |
| k         | 0.250 REF                 |       |       |  |  |  |
| L         | 0.150                     | 0.200 | 0.250 |  |  |  |
| L1        | 0.100 REF                 |       |       |  |  |  |

NOTE: This drawing is subject to change without notice.

# TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**



#### **TAPE DIMENSIONS**



DIRECTION OF FEED

NOTE: The picture is only for reference. Please make the object as the standard.

#### **KEY PARAMETER LIST OF TAPE AND REEL**

| Package Type      | Reel<br>Diameter | Reel Width<br>W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |       |
|-------------------|------------------|--------------------------|------------|------------|------------|------------|------------|------------|-----------|------------------|-------|
| UTQFN-2.4×2.4-20L | 7"               | 9.5                      | 2.65       | 2.65       | 0.75       | 4.0        | 4.0        | 2.0        | 8.0       | Q2               | 10000 |

#### **CARTON BOX DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

# **KEY PARAMETER LIST OF CARTON BOX**

| Reel Type |             | Length<br>(mm) | Width<br>(mm) | Height<br>(mm) | Pizza/Carton |        |  |
|-----------|-------------|----------------|---------------|----------------|--------------|--------|--|
|           | 7" (Option) | 368            | 227           | 224            | 8            |        |  |
|           | 7"          | 442            | 410           | 224            | 18           | DD0002 |  |

#### SGM72110



For the latest specifications or product information:

Website: www.ps-micro.com.cn

Phone: 86-21-50772230

Email: info@ps-micro.com.cn

THE INFORMATION CONTAINED HEREIN IS BELIEVED TO BE RELIABLE. PSMICRO MAKES NO WARRANTIES REGARDING INFORMATION CONTAINED HEREIN. **PSMICRO ASSUMES** NO RESPONSIBILITIES OR LIABILITIES FOR THE USE OF THE INFORMATION CONTAINED HEREIN. THE INFORMATION CONTAINED HEREIN IS PROVIDED "AS IS, WHERE IS", AND THE ENTIRE RISK ASSOCIATED WITH SUCH INFORMATION IS ENTIRELY WITH THE USER. ALL INFORMATION CONTAINED HEREIN IS SUBJECT TO CHANGE WITHOUT NOTICE. THE INFORMATION CONTAINED HEREIN OR ANY USE OF SUCH INFORMATION DOES NOT GRANT. EXPLICITLY OR IMPLICITLY TO ANY PARTY ANY PATENT RIGHTS. LICENSES, OR ANY OTHER INTELLECTUAL PROPERTY RIGHTS, WHETHER WITH REGARD TO SUCH INFORMATION ITSELF OR ANYTHING DESCRIBED BY SUCH INFORMATION.

PSMICRO products are not warranted or authorized for use as critical components in medical, life-saving, or life-sustaining applications, or other applications where a failure would reasonably be expected to cause severe personal injury or death.

Copyright 2020, 2021, 2022 © PS Micro Corp | All rights reserved | Weedspread is a registered trademark of PS Micro Corp