

## TD1663

## **General Description**

The TD1663 is a 60V, 3A step down regulator with an integrated high-side MOSFET. With a wide input range from 9V to 60V, it's suitable for various applications from industrial to automotive for power conditioning from unregulated sources. An ultra-low 1µA current in shutdown mode can further prolong battery life. Internal loop compensation means that the user is free from the tedious task of loop compensation design. This also minimizes the external components of the device. A precision enable input allows simplification of regulator control and system power sequencing. The device also has built-in protection features such as cycle-by-cycle current limit, thermal sensing and shutdown due to excessive power dissipation, and output overvoltage protection.

The TD1663 is available in a ESOP-8 package.

#### **Features**

- 9V to 60V Input Range
- 3A Continuous Output Current
- 150 mΩ High-Side MOSFET
- Current Mode Control
- Adjustable Switching Frequency from 200kHz to 1
   MHz
- Internal Compensation for Ease of Use
- 1 μA Shutdown Current
- Thermal, Overvoltage and Short Protection
- Available in a ESOP-8 Package

## **Applications**

- Automotive Battery Regulation
- Industrial Power Supplies
- Telecom and Datacom Systems
- General Purpose Wide Vin Regulation

## **Pin Configurations**





TD1663

# **Pin Description**

| Pin Number | Pin Name    | Description                                                                                            |
|------------|-------------|--------------------------------------------------------------------------------------------------------|
| 1          | POOT        | Bootstrap capacitor connection for high-side MOSFET driver. Connect a high quality $0.1\mu F$          |
| 1          | BOOT        | capacitor from BOOT to SW.                                                                             |
| 2          | VIN         | Connect to power supply and bypass capacitors C <sub>IN</sub> . Path from VIN pin to high frequency    |
| 2          | VIIV        | bypass C <sub>IN</sub> and GND must be as short as possible.                                           |
|            |             | Enable pin, with internal pull-up current source. Pull below 1.2V to disable. Float or connect         |
| 3          | EN          | to VIN to enable. Adjust the input under voltage lockout with two resistors. See the Enable            |
|            |             | and Adjusting Under voltage lockout section.                                                           |
| 4          | DT          | Resistor Timing. An internal amplifier holds this pin at a fixed voltage when using an                 |
| 4          | RT          | external resistor to ground to set the switching frequency.                                            |
| 5          | FB          | Feedback input pin, connect to the feedback divider to set V <sub>OUT</sub> . Do not short this pin to |
| 5          | ГБ          | ground during operation.                                                                               |
| 6          | DCOOD       | Power-Good pin, open drain output for power-good flag, use a 10 k $\Omega$ to 100 k $\Omega$ pull-up   |
| В          | PGOOD       | resistor to logic rail or other DC voltage no higher than 7 V.                                         |
| 7          | GND         | System ground pin.                                                                                     |
| 8          | SW          | Switching output of the regulator. Internally connected to high-side power MOSFET.                     |
| 8          | SW          | Connect to power inductor.                                                                             |
| 9          | Thermal Pad | Major heat dissipation path of the die. Must be connected to ground plane on PCB.                      |

# **Ordering Information**

|                | TD1663 |    |                  |
|----------------|--------|----|------------------|
|                |        | TT |                  |
| Circuit Type — |        |    | —— Packing:      |
|                |        |    | Blank: Tube      |
| M: ESOP-8      |        |    | R: Tape and Reel |



# TD1663

# **Function Block**



Figure1 Function Block Diagram of TD1663

# Absolute Maximum Ratings (Note1)

|                |              | Rating     | Unit |
|----------------|--------------|------------|------|
|                | VIN to GND   | -0.3 to 65 |      |
|                | EN to GND    | -0.3 to 5  | .,   |
| Input Voltages | PGOOD to GND | -0.3 to 5  | V    |
|                | FB to GND    | -0.3 to 7  |      |

° C

260



# 60V, 3A, Step-Down Converter TD1663 Output Voltages BOOT to SW 6.5 V SW to GND -0.3 to VIN+0.3 V TJ Junction Temperature 150 ° C TSTG Storage Temperature -65 ~ 150 ° C

Note1: Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Maximum Lead Soldering Temperature (10 Seconds)

## **ESD Ratings**

 $T_{SDR}$ 

|                                            |                        | VALUE         | UNIT |
|--------------------------------------------|------------------------|---------------|------|
| V <sub>(ESD)</sub> Electrostatic discharge | Human-boody model(HBM) | <u>+</u> 2000 | V    |

## **Recommended Operation Conditions**

|                |                                                | Range       | Unit       |
|----------------|------------------------------------------------|-------------|------------|
|                | VIN                                            | 9 to 60     |            |
| Duck Bogulator | VOUT                                           | 0.8 to 50   | V          |
| Buck Regulator | SW                                             | -1 to 60    | V          |
|                | FB                                             | 0 to 5      |            |
| Frequency      | Switching frequency range                      | 200 to 1000 | kHz        |
| Temperature    | Operating junction temperature, T <sub>J</sub> | -40 to 125  | $^{\circ}$ |

Operating Ratings indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits.

For guaranteed specifications, see Electrical Characteristics .



TD1663

## **Electrical Characteristics**

Limits apply over the recommended operating junction temperature (T<sub>J</sub>) range of -40 °C to +125 °C, unless otherwise stated.

Minimum and Maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25$  °C, and are provided for reference purposes only. Unless otherwise specified, the following conditions apply:  $V_{IN} = 9 \text{ V to } 60 \text{ V}$ .

| Symbol             | Parameter                                   | Test Conditions                                           | Min   | Тур   | Max   | Unit       |
|--------------------|---------------------------------------------|-----------------------------------------------------------|-------|-------|-------|------------|
| V <sub>IN</sub>    | Operation input voltage                     |                                                           | 9     | -     | 60    | V          |
| 10/10              | Under voltage lockout                       | Rising threshold                                          | -     | 8.5   | -     | V          |
| UVLO               | thresholds                                  | Hysteresis                                                | -     | 1.4   | -     | V          |
| I <sub>SHDN</sub>  | Shutdown supply current                     | $V_{EN} = 0V$ , $T_A = 25$ °C, $9V \le V_{IN} \le 60V$    | -     | 1.0   | 3.0   | μA         |
| Ι <sub>Q</sub>     | Operating quiescent current (non-switching) | V <sub>FB</sub> = 1.0V, T <sub>A</sub> = 25°C             | -     | 200   | -     | μΑ         |
| ENABLE             | (EN PIN)                                    |                                                           |       |       |       |            |
| $V_{EN\_TH}$       | EN Threshold Voltage                        |                                                           | -     | 2     | -     | V          |
| SOFT-ST            | ART                                         |                                                           |       |       |       |            |
| $T_SS$             | Internal soft-start time                    | 10% to 90% of FB voltage                                  | -     | 4     | -     | ms         |
| VOLTAG             | E REFERENCE (FB PIN)                        |                                                           |       |       |       |            |
| $V_{FB}$           | Feedback voltage                            | T <sub>J</sub> = 25 °C                                    | 0.735 | 0.750 | 0.765 | V          |
| HIGH-SI            | DE MOSFET                                   |                                                           |       |       |       |            |
| R <sub>DS_ON</sub> | On-resistance                               | V <sub>IN</sub> = 12 V, BOOT to SW = 5.8 V                | -     | 150   | -     | mΩ         |
| HIGH-SI            | DE MOSFET CURRENT LIMIT                     |                                                           |       |       |       |            |
| I <sub>LIMT</sub>  | Current limit                               | V <sub>IN</sub> = 12 V, T <sub>A</sub> = 25 °C, Open Loop | 3.80  | 4.75  | 5.70  | Α          |
| THERMA             | AL PERFORMANCE                              |                                                           |       |       |       |            |
| T <sub>SHDN</sub>  | Thermal shutdown threshold                  |                                                           | -     | 150   | -     | °C         |
| T <sub>HYS</sub>   | Hysteresis                                  |                                                           | -     | 12    | -     | $^{\circ}$ |

# **Switching Characteristics**

Over the recommended operating junction temperature range of -40 °C to 125 °C (unless otherwise noted)

| Symbol              | Parameter                    | Test Conditions                                         | Min | Тур | Max | Unit |
|---------------------|------------------------------|---------------------------------------------------------|-----|-----|-----|------|
| f <sub>SW</sub>     | Switching frequency          | $R_T = 49.9 \text{ k}\Omega$                            | 400 | 500 | 600 | kHz  |
| T <sub>ON_MIN</sub> | Minimum controllable on time | $V_{IN}$ = 12 V, BOOT to SW = 5.8 V,<br>$I_{Load}$ =1 A | 1   | 160 | -   | ns   |
| D <sub>MAX</sub>    | Maximum duty cycle           | f <sub>SW</sub> = 500 kHz                               | -   | 90% | -   | -    |



TD1663

# **Typical Application Circuit**



Figure 2 Application Circuit, 5V Output



TD1663

# **Function Description**

#### **Fixed Frequency Peak Current Mode Control**

TD1663 output voltage is regulated by turning on the high-side N-MOSFET with controlled ON time. During high-side switch ON time, the SW pin voltage swings up to approximately VIN, and the inductor current  $i_L$  increase with linear slope  $(V_{IN} - V_{OUT})$  / L. When high-side switch is off, inductor current discharges through freewheel diode with a slope of  $-V_{OUT}$  / L. The control parameter of Buck converter is defined as Duty Cycle D =  $t_{ON}$  /  $T_{SW}$ , where  $t_{ON}$  is the high-side switch ON time and  $T_{SW}$  is the switching period. The regulator control loop maintains a constant output voltage by adjusting the duty cycle D. In an ideal Buck converter, where losses are ignored, D is proportional to the output voltage and inversely proportional to the input voltage:  $D = V_{OUT} / V_{IN}$ .

The TD1663 employs fixed frequency peak current mode control. A voltage feedback loop is used to get accurate DC voltage regulation by adjusting the peak current command based on voltage offset. The peak inductor current is sensed from the high-side switch and compared to the peak current to control the ON time of the high-side switch. The voltage feedback loop is internally compensated, which allows for fewer external components, makes it easy to design, and provides stable operation with almost any combination of output capacitors. The regulator operates with fixed switching frequency at normal load condition. At very light load, the TD1663 will operate in Sleep-mode to maintain high efficiency and the switching frequency will decrease with reduced load current.

#### **Slope Compensation**

The TD1663 adds a compensating ramp to the MOSFET switch current sense signal. This slope compensation prevents sub-harmonic oscillations at duty cycles greater than 50%. The peak current limit of the high-side switch is not affected by the slope compensation and remains constant over the full duty cycle range.

#### **Low Dropout Operation and Bootstrap Voltage (BOOT)**

The TD1663 provides an integrated bootstrap voltage regulator. A small capacitor between the BOOT and SW pins provides the gate drive voltage for the high-side MOSFET. The BOOT capacitor is refreshed when the high-side MOSFET is off and the external low side diode conducts. The recommended value of the BOOT capacitor is  $0.1~\mu F$ . A ceramic capacitor with an X7R or X5R grade dielectric with a voltage rating of 16~V or greater is recommended for stable performance over temperature and voltage. When operating with a low voltage difference from input to output, the high-side MOSFET of the TD1663 will operate at approximate 95% duty cycle. When the voltage from BOOT to SW drops below 3.2~V, the high-side MOSFET is turned off and an integrated low side MOSFET pulls SW low to recharge the BOOT capacitor. Since the gate drive current sourced from the BOOT capacitor is small, the high-side MOSFET can remain on for many switching cycles before the MOSFET is turned off to refresh the capacitor. Thus the effective duty cycle of the switching regulator can be high, approaching 95%. The effective duty cycle of the converter during dropout is mainly influenced by the voltage drops across the power MOSFET, the inductor resistance, the low side diode voltage and the printed circuit board resistance.

#### **Adjustable Output Voltage**

The internal voltage reference produces a precise 0.75 V (typical) voltage reference over the operating temperature range. The output voltage is set by a resistor divider from output voltage to the FB pin. It is recommended to use 1% tolerance or better and temperature coefficient of 100 ppm or less divider resistors. Select the low side resistor RFBB for the desired divider current and use Equation 1 to calculate high-side RFBT.

Larger value divider resistors are good for efficiency at light load. However, if the values are too high, the regulator will be more susceptible to noise and voltage errors from the FB input current may become noticeable. RFBB in the range from  $10 \text{ k}\Omega$ 

TD1663

to 100 k $\Omega$  is recommended for most applications.



#### **Enable and Adjustable Under-voltage Lockout**

The TD1663 is enabled when the VIN pin voltage rises above 8.5 V (typical) and the EN pin voltage exceeds the enable threshold of 2 V (typical). The TD1663 is disabled when the VIN pin voltage falls below 7 V (typical) or when the EN pin voltage is below 2 V.

#### Switching Frequency and Synchronization (RT/SYNC)

The switching frequency of the TD1663 can be programmed by the resistor RT from the RT pin and GND pin. The RT pin can't be left floating or shorted to ground. To determine the timing resistance for a given switching frequency(200kHz-1MHz), use the below Equation:

$$R_T(k\Omega) = 42904 \times f_{SW}(kHz)^{-1.088}$$

#### Power Good (PGOOD)

The TD1663 has a built in power-good flag shown on PGOOD pin to indicate whether the output voltage is within its regulation level. The PGOOD signal can be used for start-up sequencing of multiple rails or fault protection. The PGOOD pin is an open-drain output that requires a pull-up resistor to an appropriate DC voltage. Voltage seen by the PGOOD pin should never exceed 7V. A resistor divider pair can be used to divide the voltage down from a higher potential. A typical range of pull-up resistor value is  $10k\Omega$  to  $100k\Omega$ .

When the FB voltage is within the power-good band, +7% above and -6% below the internal reference  $V_{REF}$  typically, the PGOOD switch will be turned off and the PGOOD voltage will be pulled up to the voltage level defined by the pull-up resistor or divider. When the FB voltage is outside of the tolerance band, +9% above or -8% below  $V_{REF}$  typically, the PGOOD switch will be turned on and the PGOOD pin voltage will be pulled low to indicate power bad.

#### **Over Current and Short Circuit Protection**

The TD1663 is protected from over current condition by cycle-by-cycle current limiting on the peak current of the high-side MOSFET. High-side MOSFET over-current protection is implemented by the nature of the Peak Current Mode control. The high-side switch current is compared to the output of the Error Amplifier (EA) minus slope compensation every switching cycle. Please refer to Functional Block Diagram for more details. The peak current of high-side switch is limited by a clamped maximum peak current threshold which is constant. So the peak current limit of the high-side switch is not affected by the slope compensation and remains constant over the full duty cycle range.



TD1663

The TD1663 also implements a frequency fold-back to protect the converter in severe over-current or short conditions. The frequency fold-back increases the off time by increasing the period of the switching cycle, so that it provides more time for the inductor current to ramp down and leads to a lower average inductor current. Lower frequency also means lower switching loss. Frequency fold-back reduces power dissipation and prevents overheating and potential damage to the device.

#### **Overvoltage Protection**

The TD1663 employs an output overvoltage protection (OVP) circuit to minimize voltage overshoot when recovering from output fault conditions or strong unload transients in designs with low output capacitance. The OVP feature minimizes output overshoot by turning off high-side switch immediately when FB voltage reaches to the rising OVP threshold which is nominally 109% of the internal voltage reference VREF. When the FB voltage drops below the falling OVP threshold which is nominally 107% of VREF, the high-side MOSFET resumes normal operation.

#### **Thermal Shutdown**

The TD1663 provides an internal thermal shutdown to protect the device when the junction temperature exceeds 150°C (typical). The high-side MOSFET stops switching when thermal shundown activates. Once the die temperature falls below 130°C (typical), the device reinitiates the power up sequence controlled by the internal soft-start circuitry.

#### **Shutdown Mode**

The EN pin provides electrical ON and OFF control for the TD1663. When VEN is below 1.0 V, the device is in shutdown mode. The switching regulator is turned off and the quiescent current drops to 1.0µA typically. The TD1663 also employs under voltage lock out protection. If VIN voltage is below the UVLO level, the regulator will be turned off.

#### **Light Load Operation**

When the load current is lower than half of the peak-to-peak inductor current in CCM, the TD1663 will operate in DCM. At even lighter current loads, Sleep-mode is activated to maintain high efficiency operation by reducing switching and gate drive losses.

#### **Layout Guidelines**

Layout is a critical portion of good power supply design. The following guidelines will help users design a PCB with the best power conversion performance, thermal performance, and minimized generation of unwanted EMI.

- 1. The feedback network, resistor  $R_{FBT}$  and  $R_{FBB}$ , should be kept close to the FB pin.  $V_{OUT}$  sense path away from noisy nodes and preferably through a layer on the other side of a shielding layer.
- 2. The input bypass capacitor  $C_{IN}$  must be placed as close as possible to the VIN pin and ground. Grounding for both the input and output capacitors should consist of localized top side planes that connect to the GND pin and PAD.
- 3. The inductor L should be placed close to the SW pin to reduce magnetic and electrostatic noise.
- 4. The output capacitor, C<sub>OUT</sub> should be placed close to the junction of L and the diode D. The L, D, and C<sub>OUT</sub> trace should be as short as possible to reduce conducted and radiated noise and increase overall efficiency.
- 5. The ground connection for the diode,  $C_{IN}$ , and  $C_{OUT}$  should be as small as possible and tied to the system ground plane in only one spot (preferably at the COUT ground point) to minimize conducted noise in the system ground plane.

.



# **Package Information**

## **ESOP-8 Package Outline Dimensions**







|    | Dimensions I | Dimensions In Millimeters |        | s In Inches |
|----|--------------|---------------------------|--------|-------------|
|    | Min          | Max                       | Min    | Max         |
| Α  | 1. 350       | 1. 750                    | 0.053  | 0.069       |
| A1 | 0.050        | 0. 150                    | 0.004  | 0.010       |
| A2 | 1. 350       | 1.550                     | 0.053  | 0.061       |
| b  | 0. 330       | 0. 510                    | 0.013  | 0.020       |
| С  | 0.170        | 0. 250                    | 0.006  | 0.010       |
| D  | 4. 700       | 5. 100                    | 0. 185 | 0. 200      |
| D1 | 3. 202       | 3. 402                    | 0. 126 | 0. 134      |
| E  | 3. 800       | 4. 000                    | 0. 150 | 0. 157      |
| E1 | 5. 800       | 6. 200                    | 0. 228 | 0. 244      |
| E2 | 2. 313       | 2. 513                    | 0.091  | 0.099       |
| е  | 1. 270       | (BSC)                     | 0.050  | 0 (BSC)     |
| L  | 0.400        | 1. 270                    | 0.016  | 0.050       |
| θ  | 0°           | 8°                        | 0°     | 8°          |



TD1663

**Design Notes**