### 16V, 2A, 800KHz, Synchronous Step-Down Converter

# LA1212S

### Overview

The LA1212S is a high frequency (800KHz) step-down switching regulator with integrated internal power MOSFETs. It achieves 2A of continuous output current from a 4.5V to 16V

input voltage range with excellent load and line regulation. The LA1212S uses synchronous-mode operation for higher efficiency over the output current-load range.

The constant-on-time (COT) control operation provides very fast transient response, easy loop design, and very tight output regulation. Full protection features include short-circuit protection (SCP), overcurrent protection (OCP), under-voltage protection (UVP), and thermal shutdown. The LA1212S is available in an ultra-small



SOT563 package and requires a minimal number of readily available, standard, external components.

### Features

- 4.5V to 16V Input Voltage Range Supporting
- 20V Absolute Maximum Rating

attice Art Semiconductor

- 2A Continuous Output Current
- Output Adjustable from 0.8V
- $130m\Omega$  and  $75m\Omega$  Internal Power MOSFETs
- 190µA Low I<sub>Q</sub>
- 800KHz Switching Frequency
- High-Efficiency Synchronous Mode Operation
- Internal Soft Start (SS)
- Over-Current Protection (OCP) and Hiccup
- Power-Save Mode (PSM) at Light Load
- Thermal Shutdown
- Available in a SOT563 Package

### Applications

- Surveillance Cameras
- Digital STB and OTT Box
- Broadband Products
- TV and Monitors
- General Purpose



# **Typical Application**





### Package Mark and Order Information

| Device  | Package | Temperature range | Packaging Type   | Purchase Contact     |
|---------|---------|-------------------|------------------|----------------------|
| LA1212S | SOT563  | -40 to 125 °C     | T/R 5000pcs/roll | sales@latticeart.com |

# Pin Diagram



# **Pin Description**

| Pin No. | Symbol | Pin Description                                                 |
|---------|--------|-----------------------------------------------------------------|
|         |        | Supply voltage. The LA1212S operates from a 4.5V to 16V         |
| 1       | VIN    | unregulated input. A decoupling capacitor is needed to prevent  |
|         |        | large voltage spikes from appearing at the input.               |
| 2       | SW     | Output switching node.                                          |
|         |        | System ground. GND is the reference ground of the regulated     |
| 3       | GND    | output voltage. GND requires extra care during the PCB layout.  |
|         |        | Connect GND with copper traces and vias .                       |
|         |        | Bootstrap. Connect a 1µF BST capacitor and a resistor           |
| 4       | BST    | between SW and BST to form a floating supply across the high-   |
|         |        | side switch driver.                                             |
| 5       | EN     | On/off control.                                                 |
|         |        | Feedback. Connect FB to the tap of an external resistor divider |
|         |        | from the output to GND to set the output voltage. The frequency |
| 6       | FB     | foldback comparator lowers the oscillator frequency when the    |
|         |        | FB voltage drops below 600mV to prevent current-limit runaway   |
|         |        | during a short circuit fault.                                   |



### **Block Diagram**



# Absolute Maximum Ratings (note 1)

| T <sub>A</sub> =25 <sup>0</sup> C, u | nless otherwise specified. |                                                    |      |
|--------------------------------------|----------------------------|----------------------------------------------------|------|
| Symbol                               | Definition                 | Ratings                                            | Unit |
| VIN                                  | VIN to GND                 | -0.3~20                                            | V    |
| Vsw                                  | SW to GND                  | -0.6 (-6.5 for <10ns) to<br>VIN+0.3 (21 for <10ns) | V    |
| VBST                                 | BST to SW                  | Vsw + 5                                            | V    |
| VEN <sup>(2)</sup>                   | EN to GND                  | -0.3~5                                             | V    |
| All other pins                       |                            | -0.3~5                                             | V    |
| l <sub>load</sub>                    | Max output current         | 2                                                  | А    |
| Tstg                                 | Storage temperature        | -65 to +150                                        | °C   |

Note 1: Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are not tested at manufacturing.

Note 2: For details on ENs ABS max rating, please refer to the Enable Control section.

### **Recommended Operating Conditions**

| Symbol | Definition           | Ratings     | Unit |
|--------|----------------------|-------------|------|
| VIN    | VIN to GND           | 4.5~16      | V    |
| SW     | SW to GND            | -0.6~16     | V    |
| GND    | IC ground            | 0           | V    |
| BST    | BST to SW            | 2.2~3.3     | V    |
| EN     | EN to GND            | 0~5         | V    |
| FB     | FB to GND            | 0~1         | V    |
| Tj     | Junction temperature | -40 to +125 | °C   |

# **Thermal Resistance**

| Symbol           | Definition                             | Ratings | Unit |
|------------------|----------------------------------------|---------|------|
| Rejc             | Junction to case thermal resistance    | 60      | °C/W |
| R <sub>0JA</sub> | Junction to ambient thermal resistance | 130     | °C/W |

# **Electrical Characteristics**

| Symbol                             | Parameter            | Condition                                        | Min   | Тур   | Max   | Units     |
|------------------------------------|----------------------|--------------------------------------------------|-------|-------|-------|-----------|
| V <sub>FB</sub>                    | Feedback voltage     | T」=25°C                                          | 0.795 | 0.807 | 0.819 | N/        |
|                                    |                      | $T_{J} = -40^{\circ}C \text{ to } +125^{\circ}C$ | 0.791 | 0.807 | 0.823 | V         |
| I <sub>FB</sub>                    | Feedback current     |                                                  |       | 10    | 100   | nA        |
| V <sub>UV_TH</sub>                 | FB UV threshold (H   | Hiccup entry                                     |       | 75%   |       | V         |
|                                    | to L)                |                                                  |       | 7570  |       | $V_{REF}$ |
| D <sub>Hiccup</sub> <sup>(3)</sup> | Hiccup Duty Cycle    |                                                  |       | 25%   |       |           |
| $R_{ON\_HSmos}$                    | High-side switch on  | V <sub>BST-SW</sub> =3.3V                        |       | 130   |       | mΩ        |
|                                    | resistance           |                                                  |       | 130   |       | 11122     |
| $R_{ON\_LSmos}$                    | Low-side switch on   |                                                  |       | 75    |       | mΩ        |
|                                    | resistance           |                                                  |       | 75    |       | 11122     |
| $SW_{LKG}$                         | Switch leakage       | $V_{EN} = 0V, V_{SW} = 12V$                      |       |       | 10    |           |
|                                    | current              |                                                  |       |       | 10    | μA        |
| VIN <sub>UVU</sub>                 | VIN UVLO Up          |                                                  | 3.7   | 4.1   | 4.18  | V         |
|                                    | threshold            |                                                  | 5.7   | 4.1   | 4.10  | v         |
| $VIN_{UV_{Hys}}$                   | VIN UVLO             |                                                  |       | 330   |       | mV        |
|                                    | hysteresis           |                                                  |       | 550   |       | IIIV      |
| I <sub>LIM</sub>                   | Valley Current limit |                                                  | 1.8   | 2.4   | 3.8   | Α         |
| I <sub>ZCD</sub>                   | ZCD                  | V <sub>OUT</sub> =3.3V,                          | -150  | -20   | 150   | mA        |
|                                    |                      | L=4.7µH,I <sub>0</sub> =0A                       | -150  | -20   | 150   | ША        |
| Ton_min <sup>(3)</sup>             | Minimum On time      |                                                  |       | 45    |       | ns        |
| $T_{OFF}MIN^{(3)}$                 | Minimum Off time     |                                                  |       | 180   |       | ns        |
| T <sub>ss</sub>                    | Soft-start time      | FB from 10% to 90%                               | 1     | 1.4   | 2     | ms        |
| Fsw                                | Oscillator frequency | V <sub>FB</sub> =0.75V                           | 600   | 800   | 1000  | KHz       |
| la                                 | Quiescent supply     | $V_{EN}=2V, V_{FB}=0.85V,$                       | 0.16  | 0.19  | 0.23  | mA        |
|                                    | current              | VIN=12V                                          | 0.10  | 0.13  | 0.20  | ША        |
| I <sub>SD</sub>                    | Shutdown current     | V <sub>EN</sub> =0V                              |       |       | 10    | μA        |
| V <sub>EN_R</sub>                  | Enable rising        | Low to high                                      | 1.14  | 1.2   | 1.26  | V         |
|                                    | threshold            |                                                  | 1.14  | 1.2   | 1.20  | v         |
| $V_{\text{EN}_{\text{Hys}}}$       | Enable Threshold     |                                                  |       | 0.1   |       | V         |
|                                    | hysteresis           |                                                  |       | 0.1   |       | v         |
| I <sub>EN</sub>                    | Enable input current | V <sub>EN</sub> = 2V                             |       | 2     |       | μA        |
| $T_{OTP_R}^{(3)}$                  | Thermal shutdown     |                                                  |       | 150   |       | °C        |
| $T_{OTP_Hys^{(3)}}$                | Thermal hysteresis   |                                                  |       | 20    |       | °C        |

NOTE 3: Guaranteed by design and engineering sample characterization.

### **Typical Performance Characteristic**

 $V_{out}$ =3.3V:  $V_{IN}$  = 12V,  $C_{out}$  = 22 $\mu$ F, L1 = 4.7 $\mu$ H, and  $T_A$  = +25°C, unless otherwise noted.



### For China Customer Use Only



### **Typical Performance Characteristic**

 $V_{out}$ =3.3V:  $V_{IN}$  = 12V,  $C_{out}$  = 22 $\mu$ F, L1 = 4.7 $\mu$ H, and T<sub>A</sub> = +25°C, unless otherwise noted.



### **Typical Performance Characteristic**

 $V_{out}$ =3.3V:  $V_{IN}$  = 12V,  $C_{out}$  = 22 $\mu$ F, L1 = 4.7 $\mu$ H, and T<sub>A</sub> = +25°C, unless otherwise noted.



### **Function Descriptions**

#### 1. Continuous conduction mode

Continuous conduction mode (CCM) is when the output current is high and the inductor current is always above zero amps. The low side MOSFET (LS-FET) is turned on when the HS-FET is in its off state to minimize conduction loss. There is a dead short between the input and GND if both the HS-FET and LS-FET are turned on at the same time. This is called a shoot-through. To avoid shoot-through, a deadtime is generated internally between the HSFET off and LS-FET on period or LS-FET off and HS-FET on period.

When the LA1212S works in pulse-frequency modulation (PFM) mode during lightload operation, the LA1212S reduces the switching frequency automatically to maintain high efficiency, and the inductor current drops almost to zero. When the inductor current reaches zero, the low-side driver goes into tristate (Hi-Z). The output capacitors discharge slowly to GND through R1 and R2. When VFB drops below V<sub>REF</sub>, the HS-FET is turned on. This operation improves device efficiency greatly when the output current is low.

Light-load operation is also called skip mode because the HS-FET does not turn on as frequently as it does during heavy-load conditions. The frequency at which the HS-FET turns on is a function of the output current. As the output current increases, the current modulator regulation time period becomes shorter, the HS-FET turns on more frequently, and the switching frequency increases in turn. The output current reaches the critical level when the current modulator time is zero and can be determined with Equation (1):

$$I_{OUT} = \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{2 \times F_{OSC} \times L \times V_{IN}} \dots (1)$$

The device reverts to pulse-width modulation (PWM) mode once the output current exceeds the critical level. Afterward, the switching frequency remains fairly constant over the output current range.

#### 2. Enable (EN) Control

EN is a digital control pin that turns the regulator on and off. Drive EN high to turn on the regulator. Drive EN low to turn off the regulator. An internal  $1M\Omega$  resistor from EN to GND allows EN to float to shut down the IC.

EN is clamped internally using a 2.8V series Zener diode. Connecting the EN input through a pull-up resistor to VIN limits the EN input current to less than 100µA to prevent damaging the Zener diode. For example, when connecting a 100k $\Omega$  pull-up resistor to 12V VIN, I<sub>Zener</sub> = (12V - 2.8V) / (100k $\Omega$  + 35k $\Omega$ ) = 68µA.



Figure 1: Zener Diode between EN and GND

#### 3. Under-Voltage Lockout (UVLO)

Under-voltage lockout (UVLO) protects the chip from operating at an insufficient supply voltage. The LA1212S UVLO comparator monitors the input voltage. The UVLO rising threshold is about 4.1V, while its falling threshold is consistently 3.77V.

#### 4. Soft Start

Soft start prevents the converter output voltage from overshooting during start-up. When the chip starts up, the internal circuitry generates a soft-start voltage (SS) that ramps up from 0V to 1.2V. When SS is lower than REF, SS overrides REF so the error amplifier uses SS as the reference. When SS exceeds REF, the error amplifier uses REF as the reference. The SS time is set to 1.4ms internally.

#### 5. Pre-Bias Start-Up

The LA1212S is designed for monotonic start-up into pre-biased loads. If the output is pre-biased to a certain voltage during start-up, the BST voltage is refreshed and charged, and the voltage on the soft start is not charged when BST voltage low. If the BST voltage exceeds its rising threshold voltage and the soft-start voltage exceeds the sensed output voltage at FB, the LA1212S starts working normally.

#### 6. Short circuit protection (SCP) and Over current protection (OCP)

The LA1212S has a valley current-limit control. During the LS-FET on state, the inductor current is monitored. When the sensed inductor current reaches the valley current limit, the Low side limit comparator turns over. The device enters over-current protection (OCP) mode, and the HS-FET waits until the valley current limit disappears before turning on again. Meanwhile, the output voltage drops until VFB is below the under-voltage (UV) threshold (typically 75% below the reference). Once UV is triggered, the LA1212S enters hiccup mode to restart the part periodically.

During OCP, the device attempts to recover from over-current fault with hiccup mode. The chip disables the output power stage, discharges the soft start, and attempts to soft start again automatically. If the over-current condition still remains after the soft start ends, the device repeats this operation cycle until over-current condition is removed, and the output rises back to regulation level. OCP is a non-latch protection.

#### 7. Thermal Shutdown

Thermal shutdown prevents the chip from operating at exceedingly high temperatures. When the silicon die temperature exceeds 150°C, the entire chip shuts down. When the temperature falls below its lower threshold (typically 130°C), the chip is enabled again.

#### 8. Floating Driver and Bootstrap Charging

An external bootstrap capacitor powers the floating power MOSFET driver. This floating driver has its own UVLO protection with a rising threshold of 2.2V and a hysteresis of 150mV. VIN regulates the bootstrap capacitor voltage internally through D1, M1, C3, L1, and C2 (see Figure 2). If VIN - VSW exceeds 3.3V, U2 regulates M1 to maintain a 3.3V BST voltage across C3.





Figure 2: Internal Bootstrap Charger

Asemi

### **Application Information**

#### 1. Setting the Output Voltage

An external resistor divider is used to set the output voltage. First, choose a value for R2. R2 should be chosen reasonably, since a small R2 leads to considerable quiescent current loss, while a large R2 makes FB noise-sensitive. R2 should be within 5 -  $100k\Omega$ . Typically, set the current through R2 to be between 5 -  $30\mu$ A for a good balance between system stability and no-load loss. Then determine R1 with Equation (2):

$$R_1 = \frac{V_{OUT} - V_{REF}}{V_{REF}} \times R_2 \quad \dots \qquad (2)$$

The feedback circuit is shown in Figure 3.



Figure 3: Feedback Network

Table 1 and Table 2 list the recommended parameters for common output voltages <sup>(3)</sup>.

| V <sub>OUT</sub> (V) | R1(KΩ) | R2(KΩ) | RT(KΩ) | L(µH) |  |  |
|----------------------|--------|--------|--------|-------|--|--|
| 5                    | 40.2   | 7.68   | 47     | 4.7   |  |  |
| 3.3                  | 40.2   | 13     | 47     | 4.7   |  |  |
| 2.5                  | 40.2   | 19.1   | 62     | 3.3   |  |  |
| 1.8                  | 40.2   | 32.4   | 75     | 2.2   |  |  |
| 1.5                  | 40.2   | 45.3   | 86.6   | 2.2   |  |  |
| 1.2                  | 40.2   | 82     | 105    | 1.5   |  |  |
| 1                    | 20.5   | 84.5   | 160    | 1.5   |  |  |

Table 1: Parameters Selection for Common Output Voltages, C<sub>OUT</sub> = 22µF

| V <sub>OUT</sub> (V) | R1(KΩ) | R2(KΩ) | RT(KΩ) | L(µH) |
|----------------------|--------|--------|--------|-------|
| 5                    | 40.2   | 7.68   | 0      | 4.7   |
| 3.3                  | 40.2   | 13     | 0      | 4.7   |
| 2.5                  | 40.2   | 19.1   | 10     | 3.3   |
| 1.8                  | 40.2   | 32.4   | 10     | 2.2   |
| 1.5                  | 40.2   | 45.3   | 20     | 2.2   |
| 1.2                  | 40.2   | 82     | 25     | 1.5   |
| 1                    | 20.5   | 84.5   | 51     | 1.5   |

Table 2: Parameters Selection for Common Output Voltages,  $C_{OUT} = 22\mu F^*2$ NOTE 4: For a detailed design circuit, please refer to the Typical Application Circuits.

#### 2. Selecting the Inductor

Lattice Art Semiconductor

An inductor is necessary for supplying constant current to the output load while being driven by the switched input voltage. A larger-value inductor results in less ripple current and a lower output ripple voltage, but also has a larger physical footprint, higher series resistance, and lower saturation current. A good rule for determining the inductance value is to design the peak-to-peak ripple current in the inductor to be in the range of 30 - 40% of the maximum output current, and that the peak inductor current is below the maximum switch current limit. The inductance value can be calculated with Equation (3):

$$L = \frac{V_{OUT}}{F_{SW}\Delta I_L} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \dots (3)$$

Where  $\Delta IL$  is the peak-to-peak inductor ripple current. The inductor should not saturate under the maximum inductor peak current. The peak inductor current can be calculated with Equation (4):

$$L_{LP} = I_{OUT} + \frac{V_{OUT}}{2F_{SWL}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \dots \qquad (4)$$

#### 3. Selecting the Input Capacitor

The input current to the step-down converter is discontinuous and therefore requires a capacitor to supply AC current to the step-down converter while maintaining the DC input voltage. Ceramic capacitors are recommended for the best performance and should be placed as close to VIN as possible. Capacitors with X5R and X7R ceramic dielectrics are recommended because they are fairly stable with temperature fluctuations. The capacitors must also have a ripple current rating greater than the maximum input ripple current of the converter. The input ripple current can be estimated with Equation (5):

$$I_{CIN} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \quad \dots \qquad (5)$$

The worst-case condition occurs at VIN =  $2V_{OUT}$ , shown in Equation (6):

$$I_{CIN} = \frac{I_{OUT}}{2} \quad \dots \quad (6)$$

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current. The input capacitance value determines the input voltage ripple of the converter. If there is an input voltage ripple requirement in the system, choose the input capacitor that meets the specification. The input voltage ripple can be estimated with Equation (7):

$$\Delta V_{IN} = \frac{I_{LOAD}}{F_{OSC}C_1} \times \frac{V_{OUT}}{V_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \quad \dots \qquad (7)$$

The worst-case condition occurs at VIN = 2VOUT, shown in Equation (8):

$$\Delta V_{IN} = \frac{1}{4} \times \frac{I_{OUT}}{F_{SW}C_{IN}} \quad \cdots \quad (8)$$

#### 4. Selecting the Output Capacitor

An output capacitor is required to maintain the DC output voltage. Ceramic or POSCAP capacitors are recommended. The output voltage ripple can be estimated with Equation (9):

$$\Delta V_{OUT} = \frac{V_{OUT}}{F_{OSC}L_1} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \times \left(ESR + \frac{1}{8F_{OSC}C_{OUT}}\right) \quad \dots \qquad (9)$$

In the case of ceramic capacitors, the impedance at the switching frequency is

dominated by the capacitance. The output voltage ripple is caused mainly by the capacitance. For simplification, the output voltage ripple can be estimated with Equation (10):

$$\Delta V_{OUT} = \frac{V_{OUT}}{8F_{OSC}^2 L_1 C_2} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \dots \dots (10)$$

In the case of POSCAP capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated with Equation (11):

$$\Delta V_{OUT} = \frac{V_{OUT}}{F_{OSC}L_1} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \times ESR \quad \dots \qquad (11)$$

A larger output capacitor also can achieve a better load transient response, but be sure to consider the maximum output capacitor limitation in the design application. If the output capacitor value is too high, the output voltage cannot reach the design value during the softstart time and fails to regulate. The maximum output capacitor value (Co\_max) can be limited approximately with Equation (12):

$$C_{O\_MAX} = \frac{(I_{LIM\_AVG} - I_{OUT})}{V_{OUT}} \times T_{SS} \quad \cdots \cdots \quad (12)$$

Where I<sub>LIM\_AVG</sub> is the average start-up current during the soft-start period, and Tss is the soft start time.

#### 5. PCB Layout Guidelines

Efficient PCB layout of the switching power supplies is critical for stable operation. A poor layout design can result in poor line or load regulation and stability issues. For best results, refer to Figure 4 and follow the guidelines below.

- Place the high-current paths (GND, VIN, and SW) very close to the device with short, direct, and wide traces.
- Place the input capacitor as close to VIN and GND as possible (within 1mm).
- Place the external feedback resistors next to FB.
- Keep the switching node (SW) short and away from the feedback network.



Top layer

Bottom layer Figure 4: Recommended Layout



### **Typical Application Circuits**





# **Typical Application Circuits**





# **Typical Application Circuits**





### **Detail Package Outline Drawing**

